ADV7183AKST Analog Devices Inc, ADV7183AKST Datasheet - Page 18

no-image

ADV7183AKST

Manufacturer Part Number
ADV7183AKST
Description
IC VIDEO DECODER NTSC 80-LQFP
Manufacturer
Analog Devices Inc
Type
Video Decoderr
Datasheet

Specifications of ADV7183AKST

Applications
Projectors, Recorders, Security
Voltage - Supply, Analog
3.15 V ~ 3.45 V
Voltage - Supply, Digital
1.65 V ~ 2 V
Mounting Type
Surface Mount
Package / Case
80-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADV7183AKST
Manufacturer:
AD
Quantity:
1 831
Part Number:
ADV7183AKST
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
ADV7183AKST
Quantity:
2 000
Part Number:
ADV7183AKSTZ
Manufacturer:
ON
Quantity:
2 876
ADV7183A
Drive Strength Selection (Clock)
DR_STR_C[1:0] Address 0x0E [3:2]
The DR_STR_C[1:0] bits can be used to select the strength of
the clock signal output driver (LLC pin). For more information,
refer to the following sections:
Table 21. DR_STR Function
DR_STR[1:0]
00
01 (default)
10
11
Drive Strength Selection (Sync)
DR_STR_S[1:0] Address 0x0E [1:0]
The DR_STR_S[1:0] bits allow the user to select the strength of
the synchronization signals with which HS, VS, and F are
driven. For more information, refer to the following sections:
Table 22. DR_STR Function
DR_STR[1:0]
00
01 (default)
10
11
Drive Strength Selection (Sync)
Drive Strength Selection (Data)
Drive Strength Selection (Clock)
Drive Strength Selection (Data)
Description
Low drive strength (1×).
Medium low drive strength (2×).
Medium high drive strength (3×).
High drive strength (4×).
Description
Low drive strength (1×).
Medium low drive strength (2×).
Medium high drive strength (3×).
High drive strength (4×).
Rev. B | Page 18 of 104
Enable Subcarrier Frequency Lock Pin
EN_SFL_PIN Address 0x04 [1]
The EN_SFL_PIN bit enables the output of subcarrier lock
information (also known as GenLock) from the ADV7183A to
an encoder in a decoder/encoder back-to-back arrangement.
Table 23. EN_SFL_PIN
EN_SFL_PIN
0 (default)
1
Polarity LLC Pin
PCLK Address 0x37 [0]
The polarity of the clock leaving the ADV7183A via the LLC1
and LLC2 pins can be inverted using the PCLK bit.
Changing the polarity of the LLC clock output may be
necessary to meet the setup-and-hold time expectations of
follow-on chips.
This bit also inverts the polarity of the LLC2 clock.
Table 24. PCLK Function
PCLK
0
1 (default)
Description
Invert LLC output polarity.
LLC output polarity normal (as per the Timing
Diagrams)
Description
Subcarrier frequency lock output is disabled.
Subcarrier frequency lock information is
presented on the SFL pin.

Related parts for ADV7183AKST