DP83848CVV/NOPB National Semiconductor, DP83848CVV/NOPB Datasheet - Page 52

IC TXRX ETHERNET PHYTER 48-LQFP

DP83848CVV/NOPB

Manufacturer Part Number
DP83848CVV/NOPB
Description
IC TXRX ETHERNET PHYTER 48-LQFP
Manufacturer
National Semiconductor
Type
Transceiverr
Datasheet

Specifications of DP83848CVV/NOPB

Number Of Drivers/receivers
1/1
Protocol
Ethernet
Voltage - Supply
3 V ~ 3.6 V
Mounting Type
Surface Mount
Package / Case
48-LQFP
For Use With
DP83848C-POE-EK - BOARD EVALUATION DP83848CDP83848C-MAU-EK - BOARD EVALUATION DP83848C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
*DP83848CVV
*DP83848CVV/NOPB
DP83848CVV
DP83848CVVNOPB
DP83848CVVNOPB
DP83848CVVNOPBTR
DP83848CVVNOPBTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DP83848CVV/NOPB
Manufacturer:
TI
Quantity:
7 600
Part Number:
DP83848CVV/NOPB
Manufacturer:
NS
Quantity:
4 021
Part Number:
DP83848CVV/NOPB
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
DP83848CVV/NOPB
Manufacturer:
TI/德州仪器
Quantity:
20 000
Part Number:
DP83848CVV/NOPB
Quantity:
622
Part Number:
DP83848CVV/NOPB
0
www.national.com
7.2.2 MII Interrupt Control Register (MICR)
This register implements the MII Interrupt PHY Specific Control register. Sources for interrupt generation include: Energy
Detect State Change, Link State Change,
any of the counters becoming half-full. The individual interrupt events must be enabled by setting bits in the MII Inter-
rupt Status and Event Control Register (MISR)
15:3
Bit
2
1
0
Bit Name
Reserved
INT_OE
INTEN
TINT
Table 22. MII Interrupt Control Register (MICR), address 0x11
Default
0, RW
0, RW
0, RW
0, RO
Speed Status Change, Duplex Status Change, Auto-Negotiation Complete or
.
Reserved: Write ignored, Read as 0
Test Interrupt:
Forces the PHY to generate an interrupt to facilitate interrupt test-
ing. Interrupts will continue to be generated as long as this bit re-
mains set.
1 = Generate an interrupt
0 = Do not generate interrupt
Interrupt Enable:
Enable interrupt dependent on the event enables in the MISR reg-
ister.
1 = Enable event based interrupts
0 = Disable event based interrupts
Interrupt Output Enable:
Enable interrupt events to signal via the PWR_DOWN/INT pin by
configuring the PWR_DOWN/INT pin as an output.
1 = PWR_DOWN/INT is an Interrupt Output
0 = PWR_DOWN/INT is a Power Down Input
52
Description

Related parts for DP83848CVV/NOPB