CY7C68300A-56PVXC Cypress Semiconductor Corp, CY7C68300A-56PVXC Datasheet - Page 9

no-image

CY7C68300A-56PVXC

Manufacturer Part Number
CY7C68300A-56PVXC
Description
IC USB 2.0 BRIDGE BULK 56SSOP
Manufacturer
Cypress Semiconductor Corp
Series
CY7Cr
Datasheet

Specifications of CY7C68300A-56PVXC

Controller Type
USB 2.0 Controller
Interface
I²C
Voltage - Supply
3.15 V ~ 3.45 V
Current - Supply
50mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
56-SSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C68300A-56PVXC
Manufacturer:
CY
Quantity:
1
6.3
The contents of the 256-byte (2048-bit) two-wire serial
EEPROM are arranged as follows. The column labeled
“Required Contents” contains the values that must be used for
proper operation of the CY7C68300A. The column labeled
“Suggested Contents” contains suggested values for the bytes
that are defined by the manufacturer. Some values, such as
Table 6-6. EEPROM Organization
Document #: 38-08031 Rev. *C
Configuration
0x00
0x01
0x02
0x03
0x04
0x05
Notes:
EEPROM
3.
4.
Address
At least one reset must be enabled. Do not set SRST to 0 and Skip Pin Reset to 1at the same time.
SRST Enable must be set in conjunction with Skip Pin Reset. Setting this bit causes the CY7C68300A to bypass ARESET# during initialization. All reset events
except a power-on reset utilize SRST as the drive mechanism.
EEPROM Organization
I
device signature (LSB)
I
device signature (MSB)
APM Value
ATA Initialization Timeout
ATA Command Designator
Reserved
BUSY Bit Delay
Short Packet Before Stall
SRST Enable
Skip Pin Reset
2
2
C-compatible memory
C-compatible memory
Field Name
LSB I
MSB I
ATA Device Automatic Power Management Value. If an
attached ATA device supports APM and this field contains
other than 0x00, the CY7C68300A will issue a
SET_FEATURES command to Enable APM with this value
during the drive initialization process. Setting APM Value to
0x00 disables this functionality. This value is ignored with
ATAPI devices.
Time in 128-ms granularity before the CY7C68300A stops
polling the ALT STAT register for reset complete and restarts
the reset process (0x80 = 16.4 seconds).
Value in the first byte of the CBW CB field that designates
that the CB is t o be decoded as vendor specific ATA
commands instead of the ATAPI command block. See
section 5.0 for more detail on how this byte is used.
Bits(7:4) Set to 0
Bit (3)
Enables a delay of up to 120 ms at each read of the DRQ bit
where the device data length does not match the host data
length. This allows the CY7C68300A to work with most
devices that incorrectly clear the BUSY bit before a valid
status is present.
Bit (2)
Determines if a short packet is sent prior to the STALL of an
IN endpoint. The USB Mass Storage Class Bulk-Only Speci-
fication allows a device to send a short or zero-length IN
packet prior to returning a STALL handshake for certain
cases. Certain host controller drivers may require a short
packet prior to STALL.
1 = Force a short packet before STALL.
0 = Don’t force a short packet before STALL.
Bit (1)
Determines if the CY7C68300A is to do a SRST reset during
drive initialization.
1 = Perform SRST during initialization.
0 = Don’t perform SRST during initialization.
Bit (0)
Skip ATA_NRESET assertion.
0 = Allow ARESET# assertion for all resets.
1 = Disable ARESET# assertion except for power-on reset
cycles.
2
2
C-compatible memory device signature byte.
C-compatible memory device signature byte.
[3]
Field Description
the Vendor ID and device and device serial number, must be
customized to meet USB compliance. See section 6.1 for
details on how to use vendor-specific ATAPI commands to
read and program the EEPROM. The serial EEPROM must be
hard-wired to address 0x04. This means that A0 and A1 of the
serial EEPROM must be tied to ground and that A2 must be
tied to 3.3V.
[4]
Required
Contents
CY7C68300A
0x4D
0x4D
Page 9 of 21
Suggested
Contents
0x00
0x80
0x24
0x07

Related parts for CY7C68300A-56PVXC