LAN83C185-JT SMSC, LAN83C185-JT Datasheet - Page 39

IC PHY 10/100 3.3V LP 64-TQFP

LAN83C185-JT

Manufacturer Part Number
LAN83C185-JT
Description
IC PHY 10/100 3.3V LP 64-TQFP
Manufacturer
SMSC
Datasheet

Specifications of LAN83C185-JT

Controller Type
Ethernet Controller
Interface
MII
Voltage - Supply
3 V ~ 3.6 V
Current - Supply
40mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
64-TQFP, 64-VQFP
Supply Voltage Range
2.97V To 3.63V
Digital Ic Case Style
TQFP
No. Of Pins
64
Operating Temperature Range
0°C To +70°C
Data Rate Max
100Mbps
Supply Voltage Max
3.6V
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
638-1009

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN83C185-JT
Manufacturer:
Standard
Quantity:
2 077
Part Number:
LAN83C185-JT
Manufacturer:
ALTERA
Quantity:
513
Part Number:
LAN83C185-JT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
LAN83C185-JT
Manufacturer:
ALTERA
0
High Performance Single Chip Low Power 10/100 Ethernet Physical Layer Transceiver (PHY)
Datasheet
SMSC LAN83C185
18.4:0
20.15
20.14
20.13:11
20.10
20.9:5
20.4:0
ADDRESS
ADDRESS
ADDRESS
21.15:0
ADDRESS
22.15:0
READ
WRITE
Reserved
TEST MODE
READ
ADDRESS
WRITE
ADDRESS
PHYAD
READ_DATA
READ_DATA
NAME
NAME
NAME
NAME
Table 5.43 Register 18 - Special Modes (continued)
When setting this bit to “1”, the content of the register
that is selected by the READ ADDRESS will be
latched to the TSTREAD1/2 registers. This bit is self-
cleared.
When setting this bit to “1”, the register that is selected
by the WRITE ADDRESS is going to be written with
the data from the TSTWRITE register. This bit is self-
cleared.
Enable the Testability/Configuration mode:
0 - Testability/Configuration mode disabled
1 - Testability/Configuration mode enabled
The address of the Testability/Configuration register
that will be latched into the TSTREAD1 and
TSTREAD2 registers
The address of the Testability/Configuration register
that will be written.
PHY Address.
The PHY Address is used for the SMI address and for
the initialization of the Cipher (Scrambler) key. Refer
to
PHYAD[4:0]," on page 45
When reading registers with a size of less then 16
bits, this register contain the register data, starting
from bit 0.
When reading registers with a size of more then 16
bits, this register contain the less significant 16 bits of
the register data.
When reading registers with a size of less then 16
bits, this register clears to zeros.
When reading registers with a size of more then 16
bits, this register contains the most significant bits of
the register data, starting from the 16
Table 5.45 Register 21 - TSTREAD1
Table 5.46 Register 22 - TSTREAD2
Section 5.4.9.1, "Physical Address Bus -
Table 5.44 Register 20 - TSTCNTL
DATASHEET
DESCRIPTION
DESCRIPTION
DESCRIPTION
DESCRIPTION
39
for more details.
th
bit.
RO
RO
RW,
NASR
RW
RW
RW
RW
RW
MODE
MODE
MODE
MODE
Revision 0.8 (06-12-08)
DEFAULT
0
DEFAULT
PHYAD
DEFAULT
0
0
0
0
0
DEFAULT
0

Related parts for LAN83C185-JT