ATF16V8BQ-10JC Atmel, ATF16V8BQ-10JC Datasheet - Page 10

IC PLD 8CELL QTR PWR 10NS 20PLCC

ATF16V8BQ-10JC

Manufacturer Part Number
ATF16V8BQ-10JC
Description
IC PLD 8CELL QTR PWR 10NS 20PLCC
Manufacturer
Atmel
Datasheet

Specifications of ATF16V8BQ-10JC

Programmable Type
EE PLD
Number Of Macrocells
8
Voltage - Input
5V
Speed
10ns
Mounting Type
Surface Mount
Package / Case
20-PLCC
Family Name
ATF16V8BQ
Process Technology
CMOS
# Macrocells
8
# I/os (max)
8
Frequency (max)
83MHz
Propagation Delay Time
10ns
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (min)
4.75V
Operating Supply Voltage (max)
5.25V
Supply Current
40mA
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
20
Package Type
PLCC
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATF16V8BQ-10JC
Manufacturer:
FIL-MAG
Quantity:
28
Part Number:
ATF16V8BQ-10JC
Manufacturer:
Atmel
Quantity:
10 000
11.1
10
ATF16V8B Registered Mode
ATF16V8B/BQ/BQL
PAL Device Emulation/PAL Replacement. The registered mode is used if one or more regis-
ters are required. Each macrocell can be configured as either a registered or combinatorial
output or I/O, or as an input. For a registered output or I/O, the output is enabled by the OE pin,
and the register is clocked by the CLK pin. Eight product terms are allocated to the sum term.
For a combinatorial output or I/O, the output enable is controlled by a product term, and seven
product terms are allocated to the sum term. When the macrocell is configured as an input, the
output enable is permanently disabled.
Any register usage will make the compiler select this mode. The following registered devices
can be emulated using this mode:
16R8
16R6
16R4
Figure 11-1. Registered Configuration for Registered Mode
Notes:
Figure 11-2. Combinatorial Configuration for Registered Mode
Notes:
1. Pin 1 controls common CLK for the registered outputs. Pin 11 controls common OE for the reg-
2. The development software configures all the architecture control bits and checks for proper pin
1. Pin 1 and Pin 11 are permanently configured as CLK and OE.
2. The development software configures all the architecture control bits and checks for proper pin
16RP8
16RP6
16RP4
istered outputs. Pin 1 and Pin 11 are permanently configured as CLK and OE.
usage automatically.
usage automatically.
(1)(2)
(1)(2)
0364J–PLD–7/05

Related parts for ATF16V8BQ-10JC