MC68020CRC20E Freescale Semiconductor, MC68020CRC20E Datasheet - Page 198

no-image

MC68020CRC20E

Manufacturer Part Number
MC68020CRC20E
Description
IC MICROPROCESSOR 32BIT 114-PGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68020CRC20E

Processor Type
M680x0 32-Bit
Speed
20MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
114-PGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68020CRC20E
Manufacturer:
TOKO
Quantity:
3 470
For the predecrement addressing mode, the operands are written to memory with
descending addresses, but the bytes within each operand are written to memory with
ascending addresses. As an example, Figure 7-38 shows the format in long-word-
oriented memory for two 12-byte operands transferred from the coprocessor to the
effective address using the –(An) addressing mode. The processor decrements the
address register by the size of an operand before the operand is transferred. It writes the
bytes of the operand to ascending memory addresses. When the transfer is complete, the
address register has been decremented by the total number of bytes transferred. The
MC68020/EC020 transfers the data using long-word transfers whenever possible.
7.4.17 Transfer Status Register and ScanPC Primitive
The transfer status register and the scanPC primitive transfers values between the
coprocessor and the MC68020/EC020 SR. On an optional basis, the scanPC also makes
transfers. This primitive applies to general category instructions. If the coprocessor issues
this primitive during the execution of a conditional category instruction, the main processor
initiates protocol violation exception processing. Figure 7-39 shows the format of the
transfer status register and scanPC primitive.
The transfer status register and scanPC primitive uses the CA, PC, and DR bits as
described in 7.4.2 Coprocessor Response Primitive General Format.
The SP bit selects the scanPC option. If SP = 1, the primitive transfers both the scanPC
and SR. If SP = 0, only the SR is transferred.
MOTOROLA
An – 2 LENGTH
NOTE:
An – LENGTH
= FINAL An
*
INITIAL An
OP0, Byte (0) is the first byte written to memory
OP0, Byte (L–1) is the last byte of the first operand written to memory
OP1, Byte (0) is the first byte of the second operand written to memory
OP1, Byte (L–1) is the last byte written to memory
Figure 7-39. Transfer Status Register and ScanPC Primitive Format
15
CA
Figure 7-38. Operand Format in Memory for Transfer to –(An)
PC
14
31
DR
13
OP1, BYTE (0)
OP0, BYTE (0)
12
Freescale Semiconductor, Inc.
0
For More Information On This Product,
11
0
24
10
0
Go to: www.freescale.com
M68020 USER’S MANUAL
23
9
1
SP
8
7
0
16
6
0
15
5
0
4
0
3
0
8
2
0
7
1
0
OP1, BYTE (L – 1)
OP0, BYTE (L – 1)
0
0
7- 45
0

Related parts for MC68020CRC20E