Z8018010FEG Zilog, Z8018010FEG Datasheet - Page 74

IC Z180 MPU 80QFP

Z8018010FEG

Manufacturer Part Number
Z8018010FEG
Description
IC Z180 MPU 80QFP
Manufacturer
Zilog
Datasheet

Specifications of Z8018010FEG

Processor Type
Z180
Speed
10MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
80-QFP
Processor Series
Z8018xx
Core
Z80
Data Bus Width
8 bit
Maximum Clock Frequency
10 MHz
Number Of Timers
2
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 100 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8018010FEG
Manufacturer:
Zilog
Quantity:
10 000
TRAP Timing—2
PS014004-1106
A
0
–A
nd
Op Code Undefined
18
D
MREQ
(A
0
Note:
When a
1. The
2. The current Program Counter (
3. The Z80180 vectors to logical address
All
the prefix opcodes
following one of the double-prefix opcodes
The state of the Undefined Fetch Object (
adjust the stacked
ated the
stacked
PC-2
–D
WR
RD
M1
19
φ
7
)
TRAP
opcode, is saved on the stack.
.
T
PC-1
If logical address 0000h is mapped to physical address 00000h, the vector is the
same as for RESET. In this case, testing the TRAP bit in ITC reveals whether the
restart at physical address 00000h was caused by RESET or TRAP.
TRAP
TRAP
TRAP
1
2nd Opcode
Fetch Cycle
interrupts occur after fetching an undefined second opcode byte following one of
Undefined
Opcode
T
Figure 70. TRAP Timing—2
2
. If
. If
interrupt occurs, the Z80180 operates as follows:
bit in the Interrupt
T
3
UFO = 1
UFO = 0
PC
T
CBh
TP
, depending on whether the second or third byte of the opcode gener-
T
i
,
, the starting address of the invalid instruction is equal to the stacked
PC
DDh
T
, the starting address of the invalid instruction is equal to the
i
,
T
EDh
i
T
TRAP
i
, or
PC
T
) value, reflecting the location of the undefined
i
FDh
/Control (
T
nd
UFO
1
, or after fetching an undefined third opcode byte
0
Opcode Undefined
T
DDCBh
.
2
SP-1
PC
) bit in
T
PC Stacking
H
3
ITC
T
or
1
ITC
) register is set to
FDCBh
T
2
SP-2
PC
allows
T
L
3
.
T
1
TRAP
Restart
from 0000h
Opcode
Fetch Cycle
T
2
0000h
Microprocessor Unit
T
3
software to correctly
1
.
Architecture
Z80180
68

Related parts for Z8018010FEG