MPC857TVR100B Freescale Semiconductor, MPC857TVR100B Datasheet - Page 2

IC MPU POWERQUICC 100MHZ 357PBGA

MPC857TVR100B

Manufacturer Part Number
MPC857TVR100B
Description
IC MPU POWERQUICC 100MHZ 357PBGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC857TVR100B

Processor Type
MPC8xx PowerQUICC 32-Bit
Speed
100MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
357-PBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC857TVR100B
Manufacturer:
ZORAN
Quantity:
1 068
Part Number:
MPC857TVR100B
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC857TVR100B
Manufacturer:
FREESCALE
Quantity:
20 000
Overview
1
The MPC862/857T/857DSL is a derivative of Freescale’s MPC860 PowerQUICC™ family of devices. It
is a versatile single-chip integrated microprocessor and peripheral combination that can be used in a
variety of controller applications and communications and networking systems. The
MPC862/857T/857DSL provides enhanced ATM functionality over that of other ATM-enabled members
of the MPC860 family.
Table 1
2
The following list summarizes the key MPC862/857T/857DSL features:
2
Overview
Features
Embedded single-issue, 32-bit MPC8xx core (implementing the PowerPC architecture) with
thirty-two 32-bit general-purpose registers (GPRs)
— The core performs branch prediction with conditional prefetch, without conditional execution
— 4- or 8-Kbyte data cache and 4- or 16-Kbyte instruction cache (see
— MMUs with 32-entry TLB, fully associative instruction and data TLBs
— MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address
— Advanced on-chip-emulation debug mode
shows the functionality supported by the members of the MPC862/857T/857DSL family.
– 16-Kbyte instruction cache (MPC862P) is four-way, set-associative with 256 sets; 4-Kbyte
– 8-Kbyte data cache (MPC862P) is two-way, set-associative with 256 sets; 4-Kbyte data
– Cache coherency for both instruction and data caches is maintained on 128-bit (4-word)
– Caches are physically addressed, implement a least recently used (LRU) replacement
spaces and 16 protection groups
instruction cache (MPC862T, MPC857T, and MPC857DSL) is two-way, set-associative
with 128 sets.
cache (MPC862T, MPC857T, and MPC857DSL) is two-way, set-associative with 128 sets.
cache blocks.
algorithm, and are lockable on a cache block basis.
1
2
MPC862P
MPC862T
MPC857T
MPC857DSL
not support the Time Slot Assigner (TSA).
On the MPC857DSL, the SCC (SCC1) is for ethernet only. Also, the MPC857DSL does
On the MPC857DSL, the SMC (SMC1) is for UART only.
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Part
Instruction
16 Kbyte
4 Kbyte
4 Kbyte
4 Kbyte
Cache
Table 1. MPC862 Family Functionality
Cache
Data Cache
8 Kbyte
4 Kbyte
4 Kbyte
4 Kbyte
Up to 4
Up to 4
10T
1
1
Ethernet
10/100
1
1
1
1
SCC
Table
1
1
4
4
1
Freescale Semiconductor
SMC
1).
1
2
2
2
2

Related parts for MPC857TVR100B