XC4044XLA-08HQ240I Xilinx Inc, XC4044XLA-08HQ240I Datasheet - Page 60

no-image

XC4044XLA-08HQ240I

Manufacturer Part Number
XC4044XLA-08HQ240I
Description
IC FPGA I 2.5V 320 I/O 240HQFP
Manufacturer
Xilinx Inc
Series
XC4000XLA/XVr
Datasheet

Specifications of XC4044XLA-08HQ240I

Number Of Logic Elements/cells
3800
Number Of Labs/clbs
1600
Total Ram Bits
51200
Number Of I /o
193
Number Of Gates
44000
Voltage - Supply
3 V ~ 3.6 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
240-BFQFP Exposed Pad
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
155001B
Q1155001B
XC4044XLA08HQ240I

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4044XLA-08HQ240I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4044XLA-08HQ240I
Manufacturer:
XILINX
0
Part Number:
XC4044XLA-08HQ240I
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
XC4000E and XC4000X Series Field Programmable Gate Arrays
Synchronous Peripheral Mode
Synchronous Peripheral mode can also be considered
Slave Parallel mode. An external signal drives the CCLK
input(s) of the FPGA(s). The first byte of parallel configura-
tion data must be available at the Data inputs of the lead
FPGA a short setup time before the rising CCLK edge.
Subsequent data bytes are clocked in on every eighth con-
secutive rising CCLK edge.
The same CCLK edge that accepts data, also causes the
RDY/BUSY output to go High for one CCLK period. The pin
name is a misnomer. In Synchronous Peripheral mode it is
really an ACKNOWLEDGE signal. Synchronous operation
does not require this response, but it is a meaningful signal
for test purposes. Note that RDY/BUSY is pulled High with
a high-impedance pullup prior to INIT going High.
6-64
Figure 56: Synchronous Peripheral Mode Circuit Diagram
CONTROL
SIGNALS
DATA BUS
PROGRAM
CLOCK
4.7 k
4.7 k
8
V
CC
D
RDY/BUSY
INIT
PROGRAM
CCLK
0-7
PERIPHERAL
M0 M1
SYNCHRO-
N/C
XC4000E/X
NOUS
DONE
DOUT
M2
NOTE:
M2 can be shorted to Ground
if not used as I/O
4.7 k
The lead FPGA serializes the data and presents the pre-
amble data (and all data that overflows the lead device) on
its DOUT pin. There is an internal delay of 1.5 CCLK peri-
ods, which means that DOUT changes on the falling CCLK
edge, and the next FPGA in the daisy chain accepts data
on the subsequent rising CCLK edge.
In order to complete the serial shift operation, 10 additional
CCLK rising edges are required after the last data byte has
been loaded, plus one more CCLK cycle for each
daisy-chained device.
Synchronous Peripheral mode is selected by a <011> on
the mode pins (M2, M1, M0).
OPTIONAL
DAISY-CHAINED
FPGAs
INIT
CCLK
DIN
PROGRAM
M0 M1
XC4000E/X
SLAVE
N/C
May 14, 1999 (Version 1.6)
DONE
DOUT
M2
X9027
R

Related parts for XC4044XLA-08HQ240I