XC5VLX50-1FF1153I Xilinx Inc, XC5VLX50-1FF1153I Datasheet - Page 92

IC FPGA VIRTEX-5 50K 1153FBGA

XC5VLX50-1FF1153I

Manufacturer Part Number
XC5VLX50-1FF1153I
Description
IC FPGA VIRTEX-5 50K 1153FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX50-1FF1153I

Number Of Logic Elements/cells
46080
Number Of Labs/clbs
3600
Total Ram Bits
1769472
Number Of I /o
560
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1153-BBGA, FCBGA
Package
1153FCBGA
Family Name
Virtex®-5
Device Logic Units
46080
Typical Operating Supply Voltage
1 V
Maximum Number Of User I/os
560
Ram Bits
1769472
For Use With
HW-V5-ML561-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML550-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML521-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-AFX-FF1153-500-G - BOARD DEV VIRTEX 5 FF1153HW-V5GBE-DK-UNI-G - KIT DEV V5 LXT GIGABIT ETHERNET122-1508 - EVALUATION PLATFORM VIRTEX-5
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX50-1FF1153I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX50-1FF1153I
Manufacturer:
XILINX
0
Chapter 3: Phase-Locked Loops (PLLs)
General Usage Description
92
PLL Primitives
PLL_BASE Primitive
Figure 3-4
X-Ref Target - Figure 3-4
The PLL_BASE primitive provides access to the most frequently used features of a stand
alone PLL. Clock deskew, frequency synthesis, coarse phase shifting, and duty cycle
programming are available to use with the PLL_BASE. The ports are listed in
Table 3-1: PLL_BASE Ports
Clock Input
Control Inputs
Clock Output
Status and Data Outputs
Description
CLKIN1
CLKFBIN
RST
shows the two Virtex-5 FPGA PLL primitives, PLL_BASE and PLL_ADV.
PLL_BASE
CLKFBOUT
CLKOUT0
CLKOUT1
CLKOUT2
CLKOUT3
CLKOUT4
CLKOUT5
LOCKED
www.xilinx.com
CLKIN, CLKFBIN
RST
CLKOUT0 to CLKOUT5, CLKFBOUT
LOCKED
Figure 3-4: PLL Primitives
Port
CLKIN1
CLKIN2
CLKFBIN
RST
CLKINSEL
DADDR[4:0]
DI[15:0]
DWE
DEN
DCLK
REL
PLL_ADV
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
CLKOUTDCM0
CLKOUTDCM1
CLKOUTDCM2
CLKOUTDCM3
CLKOUTDCM4
CLKOUTDCM5
CLKFBDCM
CLKFBOUT
CLKOUT0
CLKOUT1
CLKOUT2
CLKOUT3
CLKOUT4
CLKOUT5
LOCKED
DO[15:0]
UG190_c3_04_022709
DRDY
Table
3-1.

Related parts for XC5VLX50-1FF1153I