XC5VLX30-1FF324C Xilinx Inc, XC5VLX30-1FF324C Datasheet - Page 130

IC FPGA VIRTEX-5 30K 324FBGA

XC5VLX30-1FF324C

Manufacturer Part Number
XC5VLX30-1FF324C
Description
IC FPGA VIRTEX-5 30K 324FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX30-1FF324C

Number Of Logic Elements/cells
30720
Number Of Labs/clbs
2400
Total Ram Bits
1179648
Number Of I /o
220
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
324-BBGA, FCBGA
For Use With
HW-AFX-FF324-500-G - BOARD DEV VIRTEX 5 FF324
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX30-1FF324C
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XC5VLX30-1FF324C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX30-1FF324C
Manufacturer:
XILINX
0
Chapter 4: Block RAM
130
Output Latches/Registers Synchronous Set/Reset (SRVAL_[A|B])
Optional Output Register On/Off Switch - DO[A|B]_REG
Extended Mode Address Determinant - RAM_EXTENSION_[A|B]
Read Width - READ_WIDTH_[A|B]
Write Width - WRITE_WIDTH_[A|B]
Write Mode - WRITE_MODE_[A|B]
The SRVAL (single-port) or SRVAL_A and SRVAL_B (dual-port) attributes define output
latch values when the SSR input is asserted. The width of the SRVAL (SRVAL_A and
SRVAL_B) attribute is the port width, as shown in
encoded bit vectors and the default value is 0. This attribute sets the value of the output
register when the optional output register attribute is set. When the register is not used, the
latch gets set to the SRVAL instead. In the 36-bit mode, SRVAL[35:32] corresponds to
DP[3:0].
Table 4-10: Port Width Values
This attribute sets the number of pipeline register at A/B output of the block RAM. The
valid values are 0 (default) or 1.
This attribute determines whether the block RAM of interest has its A/B port as
UPPER/LOWER address when using the cascade mode. Refer to the
RAM
NONE.
This attribute determines the A/B read port width of the block RAM. The valid values are:
0 (default), 1, 2, 4, 9, 18, and 36.
This attribute determines the A/B write port width of the block RAM. The valid values are:
0 (default), 1, 2, 4, 9, 18, and 36.
This attribute determines the write mode of the A/B input ports. The possible values are
WRITE_FIRST (default), READ_FIRST, and NO_CHANGE. Additional information on the
write modes is in the
Port Data Width
section. When the block RAM is not used in cascade mode, the default value is
18
36
1
2
4
9
Write Modes
www.xilinx.com
DOP Bus
<1:0>
<3:0>
<0>
NA
NA
NA
section.
Table
DO Bus
<15:0>
<31:0>
<1:0>
<3:0>
<7:0>
<0>
4-10. These attributes are hex-
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
Cascadable Block
INIT / SRVAL
(4 + 32) = 36
(2 + 16) = 18
(1 + 8) = 9
1
2
4

Related parts for XC5VLX30-1FF324C