EP4SGX230DF29I3 Altera, EP4SGX230DF29I3 Datasheet - Page 52

no-image

EP4SGX230DF29I3

Manufacturer Part Number
EP4SGX230DF29I3
Description
IC STRATIX IV FPGA 230K 780FBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX230DF29I3

Number Of Logic Elements/cells
228000
Number Of Labs/clbs
9120
Total Ram Bits
17133
Number Of I /o
372
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX230DF29I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX230DF29I3
Manufacturer:
ALTERA
0
Part Number:
EP4SGX230DF29I3N
Manufacturer:
INTERSIL
Quantity:
101
Part Number:
EP4SGX230DF29I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX230DF29I3N
Manufacturer:
ALTERA
0
1–44
Stratix IV Device Handbook Volume 4: Device Datasheet and Addendum
Core Performance Specifications
f
1
Transceiver Datapath PCS Latency
For more information about:
This section describes the clock tree, phase-locked loop (PLL), digital signal
processing (DSP), TriMatrix, configuration, JTAG, and chip-wide reset (Dev_CLRn)
specifications.
Clock Tree Specifications
Table 1–33
Table 1–33. Clock Tree Performance for Stratix IV Devices—Preliminary
For the Stratix IV GT –1 and –2 speed grade specifications, refer to the –2/–2× speed
grade column. For the Stratix IV GT –3 speed grade specification, refer to the –3 speed
grade column.
Global clock and
Regional clock
Periphery clock
Basic mode PCS latency, refer to Figure 1-90 through Figure 1-97 in the
Architecture in Stratix IV Devices
PCIe mode PCS latency, refer to Figure 1-102 in the
Stratix IV Devices
XAUI mode PCS latency, refer to Figure 1-119 in the
Stratix IV Devices
GIGE mode PCS latency, refer to Figure 1-128 in the
Stratix IV Devices
SONET/SDH mode PCS latency, refer to Figure 1-136 in the
Architecture in Stratix IV Devices
SDI mode PCS latency, refer to Figure 1-141 in the
Stratix IV Devices
(OIF) CEI PHY mode PCS latency, refer to Figure 1-143 in the
Architecture in Stratix IV Devices
Symbol
lists the clock tree specifications for Stratix IV devices.
–2/–2× Speed Grade
chapter.
chapter.
chapter.
chapter.
800
550
Performance
chapter.
chapter.
chapter.
Chapter 1: DC and Switching Characteristics for Stratix IV Devices
–3 Speed Grade
700
500
Transceiver Architecture in
Transceiver Architecture in
Transceiver Architecture in
Transceiver Architecture in
–4 Speed Grade
April 2011 Altera Corporation
Transceiver
500
450
Transceiver
Switching Characteristics
Transceiver
Unit
MHz
MHz

Related parts for EP4SGX230DF29I3