EP4SGX360FH29C3N Altera, EP4SGX360FH29C3N Datasheet - Page 68
EP4SGX360FH29C3N
Manufacturer Part Number
EP4SGX360FH29C3N
Description
IC STRATIX IV FPGA 360K 780HBGA
Manufacturer
Altera
Series
Stratix® IV GXr
Datasheets
1.EP4SGX110DF29C3N.pdf
(80 pages)
2.EP4SGX110DF29C3N.pdf
(1154 pages)
3.EP4SGX110DF29C3N.pdf
(432 pages)
4.EP4SGX110DF29C3N.pdf
(22 pages)
5.EP4SGX110DF29C3N.pdf
(30 pages)
6.EP4SGX110DF29C3N.pdf
(72 pages)
Specifications of EP4SGX360FH29C3N
Number Of Logic Elements/cells
353600
Number Of Labs/clbs
14144
Total Ram Bits
22564
Number Of I /o
289
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Bussmann
Quantity:
40 000
Company:
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA21
Quantity:
53
1–60
Table 1–48. Memory Output Clock Jitter Specification for Stratix IV Devices
Table 1–49. OCT Calibration Block Specifications for Stratix IV Devices
Stratix IV Device Handbook Volume 4: Device Datasheet and Addendum
Clock period jitter
Cycle-to-cycle period jitter
Duty cycle jitter
Clock period jitter
Cycle-to-cycle period jitter
Duty cycle jitter
Notes to
(1) The memory output clock jitter measurements are for 200 consecutive clock cycles, as specified in the JEDEC DDR2/DDR3 SDRAM standard.
(2) The clock jitter specification applies to memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL
(3) The memory output clock jitter stated in
OCTUSRCLK
T
T
T
OCTCAL
OCTSHIFT
RS_RT
output routed on a regional or global clock network as specified. Altera recommends using regional clock networks whenever possible.
Symbol
Table
Parameter
1–48:
1
1
Number of OCTUSRCLK clock cycles required for OCT R
calibration
Number of OCTUSRCLK clock cycles required for OCT code
to shift out
Time required between the dyn_term_ctrl and oe signal
transitions in a bidirectional I/O buffer to dynamically switch
between OCT R
Clock required by OCT calibration blocks
For the Stratix IV GT –1 and –2 speed grade specifications, refer to the –2/–2× speed
grade column. For the Stratix IV GT –3 speed grade specification, refer to the –3 speed
grade column.
Table 1–48
For the Stratix IV GT –1 and –2 speed grade specifications, refer to the –2/–2× speed
grade column. For the Stratix IV GT –3 speed grade specification, refer to the –3 speed
grade column.
OCT Calibration Block Specifications
Table 1–49
Regional
Regional
Regional
Network
Global
Global
Global
Clock
S
and R
lists the memory output clock jitter specifications for Stratix IV devices.
lists the OCT calibration block specifications for Stratix IV devices.
Table 1–48
T
Description
Symbol
t
t
t
t
t
JIT(duty)
t
JIT(duty)
JIT(per)
JIT(per)
JIT(cc)
JIT(cc)
is applicable when an input jitter of 30 ps is applied.
-100
-150
Min
-50
-50
-75
-75
Speed Grade
–2/–2X
Chapter 1: DC and Switching Characteristics for Stratix IV Devices
Max
100
150
50
50
75
75
S
/R
-82.5
-82.5
-110
-165
Min
-55
-90
T
Speed Grade
(Note
–3
Min
—
—
—
—
1), (2),
82.5
82.5
Max
110
165
55
90
1000
(3)
Typ
2.5
—
28
-82.5
-82.5
-110
-165
April 2011 Altera Corporation
Min
-55
-90
Speed Grade
Switching Characteristics
–4
Max
20
—
—
—
Max
82.5
82.5
110
165
55
90
Cycles
Cycles
MHz
Unit
ns
Unit
ps
ps
ps
ps
ps
ps