EP2S130F1020C5 Altera, EP2S130F1020C5 Datasheet - Page 83

no-image

EP2S130F1020C5

Manufacturer Part Number
EP2S130F1020C5
Description
IC STRATIX II FPGA 130K 1020-FBG
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S130F1020C5

Number Of Logic Elements/cells
132540
Number Of Labs/clbs
6627
Total Ram Bits
6747840
Number Of I /o
742
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1020-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1459

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S130F1020C5
Manufacturer:
ALTERA
Quantity:
853
Part Number:
EP2S130F1020C5
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S130F1020C5
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1020C5
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S130F1020C5ES
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1020C5N
Manufacturer:
ALTERA
Quantity:
363
Part Number:
EP2S130F1020C5N
Manufacturer:
ALTERA
Quantity:
238
Part Number:
EP2S130F1020C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S130F1020C5N
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1020C5N
Manufacturer:
ALTERA
Quantity:
60
Part Number:
EP2S130F1020C5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Figure 2–50. Control Signal Selection per IOE
Notes to
(1)
Altera Corporation
May 2007
Dedicated I/O
Clock [7..0]
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
Control signals ce_in, ce_out, aclr/apreset, sclr/spreset, and oe can be global signals even though their
control selection multiplexers are not directly fed by the ioe_clk[7..0] signals. The ioe_clk signals can drive
the I/O local interconnect, which then drives the control selection multiplexers.
Figure
2–50:
io_oe
io_sclr
io_aclr
io_ce_out
io_ce_in
io_clk
In normal bidirectional operation, the input register can be used for input
data requiring fast setup times. The input register can have its own clock
input and clock enable separate from the OE and output registers. The
output register can be used for data requiring fast clock-to-output
performance. The OE register can be used for fast clock-to-output enable
timing. The OE and output register share the same clock source and the
same clock enable source from local interconnect in the associated LAB,
dedicated I/O clocks, and the column and row interconnects.
clk_in
clk_out
ce_in
Stratix II Device Handbook, Volume 1
ce_out
aclr/apreset
Stratix II Architecture
sclr/spreset
oe
2–75

Related parts for EP2S130F1020C5