EP1SGX40GF1020C7N Altera, EP1SGX40GF1020C7N Datasheet - Page 42

no-image

EP1SGX40GF1020C7N

Manufacturer Part Number
EP1SGX40GF1020C7N
Description
IC STRATIX GX FPGA 40K 1020-FBGA
Manufacturer
Altera
Series
Stratix® GXr
Datasheet

Specifications of EP1SGX40GF1020C7N

Number Of Logic Elements/cells
41250
Number Of Labs/clbs
4125
Total Ram Bits
3423744
Number Of I /o
624
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1020-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1SGX40GF1020C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX40GF1020C7N
Manufacturer:
ALTERA
0
Figure 2–27. EP1SGX40G Device Inter-Transceiver & Global Clock Connections
Notes to
(1)
(2)
(3)
2–32
Stratix GX Device Handbook, Volume 1
IQ lines are inter-transceiver block lines.
If the /2 pre-divider is used, the path to drive the PLD logic array, local, or global clocks is not allowed.
There are four receiver PLLs in each transceiver block.
Figure
IQ0
2–27:
IQ1
IQ2
refclkb
refclkb
refclkb
Global Clks, I/O Bus, Gen Routing
Global Clks, I/O Bus, Gen Routing
Global Clks, I/O Bus, Gen Routing
Global Clks, I/O Bus, Gen Routing
Global Clks, I/O Bus, Gen Routing
refclkb
Global Clks, I/O Bus, Gen Routing
Global Clks, I/O Bus, Gen Routing
Global Clks, I/O Bus, Gen Routing
Global Clks, I/O Bus, Gen Routing
Global Clks, I/O Bus, Gen Routing
refclkb
Transceiver Block 0
Transceiver Block 1
Transceiver Block 2
Transceiver Block 3
Transceiver Block 4
IQ0
IQ1
IQ2
IQ0
IQ1
IQ2
IQ0
IQ1
IQ2
IQ0
IQ1
IQ2
IQ0
IQ1
/2
/2
IQ2
/2
/2
/2
TX PLL
TX PLL
TX PLL
TX PLL
TX PLL
Receiver
Receiver
Receiver
Receiver
Receiver
PLLs
PLLs
PLLS
PLLs
PLLs
4
4
4
4
4
4
4
4
4
4
(2)
(2)
(2)
Note (1)
Altera Corporation
Clocks
Global
16
PLD
June 2006

Related parts for EP1SGX40GF1020C7N