EP3C40F780I7 Altera, EP3C40F780I7 Datasheet - Page 63

IC CYCLONE III FPGA 40K 780 FBGA

EP3C40F780I7

Manufacturer Part Number
EP3C40F780I7
Description
IC CYCLONE III FPGA 40K 780 FBGA
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C40F780I7

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1161216
Number Of I /o
535
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Family Name
Cyclone III
Number Of Logic Blocks/elements
39600
# I/os (max)
535
Frequency (max)
437.5MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
39600
Ram Bits
1161216
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
780
Package Type
FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C40F780I7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C40F780I7
Manufacturer:
ALTERA
0
Part Number:
EP3C40F780I7N
Manufacturer:
MINGTEK
Quantity:
2 300
Part Number:
EP3C40F780I7N
Manufacturer:
ALTERA20
Quantity:
576
Part Number:
EP3C40F780I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C40F780I7N
Manufacturer:
ALTERA
0
Part Number:
EP3C40F780I7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP3C40F780I7N
0
Chapter 2: Cyclone III LS Device Data Sheet
Switching Characteristics
Table 2–28. Cyclone III LS Devices Mini-LVDS Transmitter Timing Specification
© December 2009
f
frequency)
Device operation
in Mbps
t
TCCS
HSC LK
DUTY
Symbol
(input clock
Altera Corporation
Table 2–27. Cyclone III LS Devices Emulated RSDS with One-Resistor Network Transmitter Timing
Specifications
Device
operation in
Mbps
t
TCCS
Output jitter
(peak to
peak)
t
t
t
Notes to
(1) Emulated RSDS with one-resistor network transmitter is supported at the output pin of all I/O banks.
(2) t
DUTY
RISE
FALL
LOCK
Modes
Symbol
(2)
×10
×10
LOC K
×8
×7
×4
×2
×1
×8
×7
×4
×2
×1
Table
is the time required for the PLL to lock from the end of device configuration.
2–27:
(Note 1)
20 – 80%,
C
20 – 80%,
C
LOAD
LOAD
Modes
= 5 pF
= 5 pF
×10
Min
100
×8
×7
×4
×2
×1
10
10
10
10
10
10
80
70
40
20
10
45
(Part 2 of 2) (Preliminary)
C7 and I7
Typ
Min
100
80
70
40
20
10
45
155.5
155.5
155.5
155.5
155.5
C7 and I7
Max
311
311
311
311
311
311
311
200
55
500
500
Typ
Max
Min
170
170
170
170
170
170
200
500
100
55
10
10
10
10
10
10
80
70
40
20
10
45
1
(Note 1)
Min
100
80
70
40
20
10
45
,
(2)
C8
Typ
Cyclone III Device Handbook, Volume 2
(Part 1 of 2) (Preliminary)
500
500
Typ
C8
155.5
155.5
155.5
155.5
155.5
Max
311
311
311
311
311
311
311
200
55
Max
170
170
170
170
170
170
200
550
55
1
Mbps
Mbps
Mbps
Mbps
Mbps
Mbps
MHz
MHz
MHz
MHz
MHz
MHz
Unit
Mbps
Mbps
Mbps
Mbps
Mbps
Mbps
ps
%
Unit
ms
ps
ps
ps
ps
%
2–19

Related parts for EP3C40F780I7