EP3C16F256C8N Altera, EP3C16F256C8N Datasheet - Page 155

IC CYCLONE III FPGA 16K 256FBGA

EP3C16F256C8N

Manufacturer Part Number
EP3C16F256C8N
Description
IC CYCLONE III FPGA 16K 256FBGA
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C16F256C8N

Number Of Logic Elements/cells
15408
Number Of Labs/clbs
963
Total Ram Bits
516096
Number Of I /o
168
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
256-FBGA
Family Name
Cyclone III
Number Of Logic Blocks/elements
15408
# I/os (max)
168
Frequency (max)
402MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
15408
Ram Bits
516096
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
256
Package Type
FBGA
For Use With
544-2601 - KIT DEV CYCLONE III LS EP3CLS200P0037 - BOARD DEV/EDUCATION ALTERA DE0544-2411 - KIT DEV NIOS II CYCLONE III ED.
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-2464

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C16F256C8N
Manufacturer:
ALTERA
Quantity:
816
Part Number:
EP3C16F256C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C16F256C8N
Manufacturer:
ALTERA
Quantity:
540
Part Number:
EP3C16F256C8N
Manufacturer:
XILINX
0
Part Number:
EP3C16F256C8N
Manufacturer:
ALTERA
0
Part Number:
EP3C16F256C8N
Manufacturer:
ALTERA
Quantity:
200
Part Number:
EP3C16F256C8N
0
Chapter 8: External Memory Interfaces in the Cyclone III Device Family
Cyclone III Device Family Memory Interfaces Features
Figure 8–4. Cyclone III Device Family DDR Input Registers
© January 2010 Altera Corporation
dataout_h
dataout_l
Figure 8–4
The DDR data is first fed to two registers, input register A
The data from the DDR input register is fed to two registers, sync_reg_h and
sync_reg_l, then the data is typically transferred to a FIFO block to synchronize the
two data streams to the rising edge of the system clock. Because the read-capture
clock is generated by the PLL, the read-data strobe signal (DQS or CQ) is not used
during read operation in Cyclone III device family; hence, postamble is not a concern
in this case.
Input register A
Input register B
Register C
shows Cyclone III device family DDR input registers.
I
aligns the data before it is synchronized with the system clock
I
I
captures the DDR data present during the falling edge of the clock
captures the DDR data present during the rising edge of the clock
DDR Input Registers in Cyclone III Device Family
Register C
Register
LE
I
Input Register A
Input Register B
neg_reg_out
Register
Register
LE
LE
I
I
Capture Clock
Cyclone III Device Handbook, Volume 1
I
and input register B
PLL
DQ
I
.
8–11

Related parts for EP3C16F256C8N