EP1S10F780C7 Altera, EP1S10F780C7 Datasheet - Page 192

IC STRATIX FPGA 10K LE 780-FBGA

EP1S10F780C7

Manufacturer Part Number
EP1S10F780C7
Description
IC STRATIX FPGA 10K LE 780-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S10F780C7

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
426
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Family Name
Stratix
Number Of Logic Blocks/elements
10570
# I/os (max)
426
Frequency (max)
420.17MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
10570
Ram Bits
920448
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
780
Package Type
FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-1112

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S10F780C7
Manufacturer:
EUTECH
Quantity:
3 930
Part Number:
EP1S10F780C7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F780C7
Manufacturer:
ALTERA
0
Part Number:
EP1S10F780C7
Manufacturer:
ALTERA
Quantity:
50
Part Number:
EP1S10F780C7ES
Manufacturer:
ALTERA
Quantity:
44
Part Number:
EP1S10F780C7ES
Manufacturer:
ALTERA
Quantity:
89
Part Number:
EP1S10F780C7ES
Manufacturer:
ALTERA
0
Part Number:
EP1S10F780C7L
Manufacturer:
ALTERA
Quantity:
17
Part Number:
EP1S10F780C7L
Manufacturer:
ALTERA
0
Part Number:
EP1S10F780C7N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S10F780C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F780C7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Timing Model
4–22
Stratix Device Handbook, Volume 1
Internal Timing Parameters
Internal timing parameters are specified on a speed grade basis
independent of device density.
Stratix device internal timing microparameters for LEs, IOEs, TriMatrix
memory structures, DSP blocks, and MultiTrack interconnects.
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
SU
H
CO
LUT
CLR
PRE
CLKHL
SU_R
SU_C
H
CO_R
C O _ C
PIN2COMBOUT_R
PIN2COMBOUT_C
COMBIN2PIN_R
COMBIN2PIN_C
CLR
PRE
CLKHL
Table 4–37. LE Internal Timing Microparameter Descriptions
Table 4–38. IOE Internal Timing Microparameter Descriptions
Symbol
Symbol
LE register setup time before clock
LE register hold time after clock
LE register clock-to-output delay
LE combinatorial LUT delay for data-in to data-out
Minimum clear pulse width
Minimum preset pulse width
Register minimum clock high or low time. The maximum core
clock frequency can be calculated by 1/(2 × t
Row IOE input register setup time
Column IOE input register setup time
IOE input and output register hold time after clock
Row IOE input and output register clock-to-output delay
Column IOE input and output register clock-to-output delay
Row input pin to IOE combinatorial output
Column input pin to IOE combinatorial output
Row IOE data input to combinatorial output pin
Column IOE data input to combinatorial output pin
Minimum clear pulse width
Minimum preset pulse width
Register minimum clock high or low time. The maximum I/O
clock frequency can be calculated by 1/(2 × t
Performance may also be affected by I/O timing, use of PLL,
and I/O programmable settings.
Tables 4–37
Parameter
Parameter
through
4–42
Altera Corporation
describe the
CLKHL
CLKHL
January 2006
).
).

Related parts for EP1S10F780C7