EP1K100FI256-2 Altera, EP1K100FI256-2 Datasheet - Page 50

IC ACEX 1K FPGA 100K 256-FBGA

EP1K100FI256-2

Manufacturer Part Number
EP1K100FI256-2
Description
IC ACEX 1K FPGA 100K 256-FBGA
Manufacturer
Altera
Series
ACEX-1K®r
Datasheet

Specifications of EP1K100FI256-2

Number Of Logic Elements/cells
4992
Number Of Labs/clbs
624
Total Ram Bits
49152
Number Of I /o
186
Number Of Gates
257000
Voltage - Supply
2.375 V ~ 2.625 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 85°C
Package / Case
256-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-1025

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1K100FI256-2
Manufacturer:
ALTERA
Quantity:
745
Part Number:
EP1K100FI256-2
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K100FI256-2
Manufacturer:
ALTERA
0
Part Number:
EP1K100FI256-2
0
Company:
Part Number:
EP1K100FI256-2
Quantity:
90
Part Number:
EP1K100FI256-2N
Manufacturer:
ALTERA
Quantity:
22
Part Number:
EP1K100FI256-2N
Manufacturer:
ALTERA
Quantity:
5 510
Part Number:
EP1K100FI256-2N
Quantity:
5 510
Part Number:
EP1K100FI256-2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K100FI256-2N
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EP1K100FI256-2N
Manufacturer:
ALTERA
0
Part Number:
EP1K100FI256-2N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1K100FI256-2N
0
ACEX 1K Programmable Logic Device Family Data Sheet
Figure 23. Output Drive Characteristics of ACEX 1K Devices
Timing Model
50
Typical I
Output
Current (mA)
O
30
20
10
90
80
70
60
50
40
V
The continuous, high-performance FastTrack Interconnect routing
resources ensure accurate simulation and timing analysis as well as
predictable performance. This predictable performance contrasts with
that of FPGAs, which use a segmented connection scheme and, therefore,
have an unpredictable performance.
Device performance can be estimated by following the signal path from a
source, through the interconnect, to the destination. For example, the
registered performance between two LEs on the same row can be
calculated by adding the following parameters:
The routing delay depends on the placement of the source and destination
LEs. A more complex registered path may involve multiple combinatorial
LEs between the source and destination LEs.
Timing simulation and delay prediction are available with the simulator
and Timing Analyzer, or with industry-standard EDA tools. The
Simulator offers both pre-synthesis functional simulation to evaluate logic
design accuracy and post-synthesis timing simulation with 0.1-ns
resolution. The Timing Analyzer provides point-to-point timing delay
information, setup and hold time analysis, and device-wide performance
analysis.
O
1
V
V
Room Temperature
Output Voltage (V)
CCINT
CCIO
LE register clock-to-output delay (t
Interconnect delay (t
LE look-up table delay (t
LE register setup time (t
= 2.5
= 2.5
2
V
I
OH
V
I
OL
3
Typical I
Output
Current (mA)
SAMEROW
O
SU
LUT
)
)
30
20
10
90
80
70
60
50
40
)
CO
V
O
)
1
Output Voltage (V)
2
V
V
Room Temperature
I
Altera Corporation
OL
CCINT
CCIO
3
I
OH
= 3.3
= 2.5
V
V

Related parts for EP1K100FI256-2