EP1K100FI256-2 Altera, EP1K100FI256-2 Datasheet - Page 15

IC ACEX 1K FPGA 100K 256-FBGA

EP1K100FI256-2

Manufacturer Part Number
EP1K100FI256-2
Description
IC ACEX 1K FPGA 100K 256-FBGA
Manufacturer
Altera
Series
ACEX-1K®r
Datasheet

Specifications of EP1K100FI256-2

Number Of Logic Elements/cells
4992
Number Of Labs/clbs
624
Total Ram Bits
49152
Number Of I /o
186
Number Of Gates
257000
Voltage - Supply
2.375 V ~ 2.625 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 85°C
Package / Case
256-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-1025

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1K100FI256-2
Manufacturer:
ALTERA
Quantity:
745
Part Number:
EP1K100FI256-2
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K100FI256-2
Manufacturer:
ALTERA
0
Part Number:
EP1K100FI256-2
0
Company:
Part Number:
EP1K100FI256-2
Quantity:
90
Part Number:
EP1K100FI256-2N
Manufacturer:
ALTERA
Quantity:
22
Part Number:
EP1K100FI256-2N
Manufacturer:
ALTERA
Quantity:
5 510
Part Number:
EP1K100FI256-2N
Quantity:
5 510
Part Number:
EP1K100FI256-2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K100FI256-2N
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EP1K100FI256-2N
Manufacturer:
ALTERA
0
Part Number:
EP1K100FI256-2N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1K100FI256-2N
0
ACEX 1K Programmable Logic Device Family Data Sheet
Each LAB provides four control signals with programmable inversion
that can be used in all eight LEs. Two of these signals can be used as clocks,
the other two can be used for clear/preset control. The LAB clocks can be
driven by the dedicated clock input pins, global signals, I/O signals, or
internal signals via the LAB local interconnect. The LAB preset and clear
control signals can be driven by the global signals, I/O signals, or internal
signals via the LAB local interconnect. The global control signals are
typically used for global clock, clear, or preset signals because they
provide asynchronous control with very low skew across the device. If
logic is required on a control signal, it can be generated in one or more LEs
in any LAB and driven into the local interconnect of the target LAB. In
addition, the global control signals can be generated from LE outputs.
Logic Element
The LE, the smallest unit of logic in the ACEX 1K architecture, has a
compact size that provides efficient logic utilization. Each LE contains a
4-input LUT, which is a function generator that can quickly compute any
function of four variables. In addition, each LE contains a programmable
13
flipflop with a synchronous clock enable, a carry chain, and a cascade
chain. Each LE drives both the local and the FastTrack Interconnect
routing structure.
Figure 8
shows the ACEX 1K LE.
Altera Corporation
15

Related parts for EP1K100FI256-2