ADSP-21060LCW-133 Analog Devices Inc, ADSP-21060LCW-133 Datasheet - Page 41

no-image

ADSP-21060LCW-133

Manufacturer Part Number
ADSP-21060LCW-133
Description
IC DSP CONTROLLER 32BIT 240CQFP
Manufacturer
Analog Devices Inc
Series
SHARC®r
Type
Floating Pointr

Specifications of ADSP-21060LCW-133

Rohs Status
RoHS non-compliant
Interface
Host Interface, Link Port, Serial Port
Clock Rate
33MHz
Non-volatile Memory
External
On-chip Ram
512kB
Voltage - I/o
3.30V
Voltage - Core
3.30V
Operating Temperature
-40°C ~ 100°C
Mounting Type
Surface Mount
Package / Case
240-CQFP Exposed Pad
Device Core Size
32b
Architecture
Super Harvard
Format
Floating Point
Clock Freq (max)
33MHz
Mips
33
Device Input Clock Speed
33MHz
Ram Size
4MB
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3.15V
Operating Supply Voltage (max)
3.45V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
240
Package Type
CQFP
Lead Free Status / Rohs Status
Not Compliant
ADSP-21060/ADSP-21060L/ADSP-21062/ADSP-21062L/ADSP-21060C/ADSP-21060LC
TRANSMIT
LINK PORT ENABLE/THREE-STATE DELAY FROM INSTRUCTION
RECEIVE
LACK (OUT)
LINK PORT INTERRUPT SETUP TIME
LDAT(3:0)
LDAT(3:0)
LACK (IN)
LDAT(3:0)
LCLK 1x
LCLK 2x
LCLK 1x
LCLK 2x
LCLK
LACK
CLKIN
CLKIN
CLKIN
CLKIN
OR
LCLK
LACK
OR
LINK PORT ENABLE OR THREE-STATE TAKES EFFECT 2 CYCLES AFTER A WRITE TO A LINK PORT CONTROL REGISTER.
THE
t
t
SLACH
t
t
ENDLK
DLCLK
DLAHC
OUT
t
t
REQUIREMENT APPLIES TO THE RISING EDGE OF LCLK ONLY FOR THE FIRST NIBBLE TRANSMITTED.
HLDCH
LCLKTWH
t
DLDCH
t
LCLKRWH
t
LCLKTWL
t
SLCK
t
SLDCL
t
IN
HLCK
t
LCLKIW
TRANSMITTED
LAST NIBBLE
Rev. F | Page 41 of 64 | March 2008
t
HLDCL
Figure 24. Link Ports—Receive
t
t
SLACH
LCLKRWL
t
TDLK
TRANSMITTED
FIRST NIBBLE
t
HLACH
t
DLALC
LCLK INACTIVE
(HIGH)
t
DLACLK

Related parts for ADSP-21060LCW-133