EVAL-AD7787EB Analog Devices Inc, EVAL-AD7787EB Datasheet - Page 8

no-image

EVAL-AD7787EB

Manufacturer Part Number
EVAL-AD7787EB
Description
Manufacturer
Analog Devices Inc
Datasheet

Specifications of EVAL-AD7787EB

Lead Free Status / Rohs Status
Not Compliant
AD7787
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
Table 4. Pin Function Descriptions
Pin
No.
1
2
3
4
5
6
7
8
9
10
Mnemonic
SCLK
CS
AIN1(+)
AIN1(–)
REFIN
AIN2
GND
V
DOUT/RDY
DIN
DD
Function
Serial Clock Input for Data Transfers to and from the ADC. The SCLK has a Schmitt-triggered input, making the
interface suitable for opto-isolated applications. The serial clock can be continuous with all data transmitted in a
continuous train of pulses. Alternatively, it can be a noncontinuous clock with the information being transmitted to or
from the ADC in smaller batches of data.
Chip Select Input. This is an active low logic input used to select the ADC. CS can be used to select the ADC in systems
with more than one device on the serial bus or as a frame synchronization signal in communicating with the device.
CS can be hardwired low, allowing the ADC to operate in 3-wire mode with SCLK, DIN, and DOUT used to interface
with the device.
Analog Input. AIN1(+) is the positive terminal of the differential analog input pair AIN1(+)/AIN1(−).
Analog Input. AIN1(−) is the negative terminal of the differential analog input pair AIN1(+)/AIN1(−).
Reference Input. REFIN can be anywhere between V
the part functions with a reference from 0.1 V to V
Analog Input. AIN2 is a single-ended analog input.
Ground Reference Point.
Supply Voltage, 2.5 V to 5.25 V.
Serial Data Output/Data Ready Output. DOUT/RDY serves a dual purpose. It functions as a serial data output pin to
access the output shift register of the ADC. The output shift register can contain data from any of the on-chip data or
control registers. In addition, DOUT/RDY operates as a data ready pin, going low to indicate the completion of a
conversion. If the data is not read after the conversion, the pin will go high before the next update occurs.
The DOUT/RDY falling edge can be used as an interrupt to a processor, indicating that valid data is available. With an
external serial clock, the data can be read using the DOUT/RDY pin. With CS low, the data/control word information is
placed on the DOUT/RDY pin on the SCLK falling edge and is valid on the SCLK rising edge.
The end of a conversion is also indicated by the RDY bit in the status register. When CS is high, the DOUT/RDY pin is
three-stated, but the RDY bit remains active.
Serial Data Input to the Input Shift Register on the ADC. Data in this shift register is transferred to the control registers
within the ADC; the register selection bits of the communications register identifying the appropriate register.
AIN1(+)
AIN1(–)
REFIN
SCLK
CS
Figure 5. Pin Configuration
1
2
3
4
5
Rev. 0 | Page 8 of 20
(Not to Scale)
AD7787
TOP VIEW
DD
DD
.
10
9
8
7
6
and GND + 0.1 V. The nominal reference voltage is 2.5 V, but
DIN
DOUT/RDY
V
GND
AIN2
DD