ISP1583BS,557 NXP Semiconductors, ISP1583BS,557 Datasheet - Page 23

no-image

ISP1583BS,557

Manufacturer Part Number
ISP1583BS,557
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of ISP1583BS,557

Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Lead Free Status / Rohs Status
Compliant
NXP Semiconductors
ISP1583_7
Product data sheet
8.15 Power-on reset
The ISP1583 requires a minimum pulse width of 500 s.
The RESET_N pin can either be connected to V
externally controlled (by the microcontroller, ASIC, and so on). When V
connected to the RESET_N pin, internal pulse width t
The power-on reset function can be explained by viewing the dips at t2 to t3 and t4 to t5
on the V
t0 — The internal POR starts with a HIGH level.
t1 — The detector will see the passing of the trip level and a delay element will add
another t
t2 to t3 — The internal POR pulse will be generated whenever V
for more than 11 s.
t4 to t5 — The dip is too short (< 11 s) and the internal POR pulse will not react and will
remain LOW.
Figure 11
Fig 10. POR timing
Fig 11. Clock with respect to the external POR
t0
CC(POR)
PORP
(1) PORP = Power-On Reset Pulse.
Power on V
Stable external clock is to be available at B.
The ISP1583 is operational at C.
shows the availability of the clock with respect to the external POR.
RESET_N
t1
before it drops to LOW.
V
t
external
PORP
CC(3V3)
curve
clock
CC(3V3)
Rev. 07 — 22 September 2008
(Figure
at A.
10).
A
500 s
t2
B
2 ms
t3
CC(3V3)
t
PORP
Hi-Speed USB peripheral controller
PORP
(using the internal POR circuit) or
will typically be 200 ns.
t4
C
t5
CC(POR)
004aaa906
CC(3V3)
© NXP B.V. 2008. All rights reserved.
ISP1583
drops below V
004aab162
PORP
V
V
is directly
CC(POR)
trip
(1)
22 of 99
trip

Related parts for ISP1583BS,557