PEF2054NV21XK Lantiq, PEF2054NV21XK Datasheet - Page 190

no-image

PEF2054NV21XK

Manufacturer Part Number
PEF2054NV21XK
Description
Manufacturer
Lantiq
Datasheet

Specifications of PEF2054NV21XK

Lead Free Status / Rohs Status
Compliant
Interrupt Status Register
ISTA
The ISTA register should be read after an interrupt in order to determine the interrupt
source.
In connection with the signaling handler one maskable (MASK) interrupt bit is provided
by the EPIC in the ISTA register:
SFI:
5.5.2.2 Access to Downstream C/I and SIG Channels
If two consecutive downstream CFI time slots, starting with an even time slot number,
are programmed as MF and CS channels, the P can write a 4, 6 or 8 bit wide C/I or SIG
value to the even addressed downstream CM data field. This value will then be
transmitted repeatedly in the odd CFI time slot until a new value is loaded.
This value, first written into MADR, can be transferred to the CM data field using the
memory operation codes MACR:MOC = 111X or MACR:MOC = 1001 (refer to
chapter 5.3.3.3).
The code MACR:MOC = 111X applies if the code field has not yet been initialized with
a CS channel code. Writing to MACR with MACR:RWS = 0 will then copy the CS channel
code written to MACR:CMC3 … CMC0 to the CM code field and the value written to
MADR to the CM data field. The CM address (CFI time slot) is specified by MAAR
according to figure 48.
The code MACR:MOC = 1001 applies if the code field has already been properly
initialized with a CS channel code. In this case only the MADR content will be copied to
the CM data field addressed by MAAR.
Semiconductor Group
bit 7
TIN
Signaling FIFO Interrupt; This bit is set to logical 1 if there is at least
one valid entry in the CIFIFO indicating a change in a C/I or SIG
channel. Reading ISTA does not clear the SFI bit. Instead SFI is
cleared (logical 0) if the CIFIFO is empty which can be accomplished
by reading all valid entries of the CIFIFO or by resetting the CIFIFO
by setting CMDR:CFR to 1.
Note:The MASK:SFI bit only disables the interrupt pin (INT); the
SFI
ISTA:SFI bit will still be set to logical 1.
MFFI
read
MAC
190
PFI
reset value:
PIM
Application Hints
SIN
00
PEB 2055
H
PEF 2055
bit 0
SOV

Related parts for PEF2054NV21XK