AD5668ARUZ-3 Analog Devices Inc, AD5668ARUZ-3 Datasheet - Page 22

no-image

AD5668ARUZ-3

Manufacturer Part Number
AD5668ARUZ-3
Description
IC DAC 16BIT LP OCT 5V 16-TSSOP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD5668ARUZ-3

Data Interface
DSP, MICROWIRE™, QSPI™, Serial, SPI™
Settling Time
6µs
Number Of Bits
16
Number Of Converters
8
Voltage Supply Source
Single Supply
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
16-TSSOP
Resolution (bits)
16bit
Sampling Rate
95kSPS
Input Channel Type
Serial
Supply Voltage Range - Analog
2.7V To 3.6V, 4.5V To 5.5V
Supply Current
2mA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Power Dissipation (max)
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD5668ARUZ-3
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD5628/AD5648/AD5668
INPUT SHIFT REGISTER
The input shift register is 32 bits wide. The first four bits are
don’t cares. The next four bits are the command bits, C3 to C0
(see Table 7), followed by the 4-bit DAC address, A3 to A0 (see
Table 8) and finally the 16-/14-/12-bit data-word. The data-
word comprises the 16-/14-/12-bit input code followed by four,
six, or eight don’t care bits for the AD5668, AD5648, and
AD5628, respectively (see Figure 56 through Figure 58). These
data bits are transferred to the DAC register on the 32
edge of SCLK.
DB31 (MSB)
DB31 (MSB)
DB31 (MSB)
X
X
X
SYNC
SCLK
X
X
X
DIN
X
X
X
SYNC HIGH BEFORE 32ND FALLING EDGE
X
X
X
C3
C3
C3
DB31
INVALID WRITE SEQUENCE:
COMMAND BITS
COMMAND BITS
COMMAND BITS
C2
C2
C2
C1
C1
C1
C0
C0
C0
A3
A3
A3
ADDRESS BITS
ADDRESS BITS
ADDRESS BITS
A2
A2
A2
DB0
A1
A1
A1
A0
A0
A0
Figure 56. AD5668 Input Register Contents
Figure 57. AD5648 Input Register Contents
Figure 58. AD5628 Input Register Contents
D15 D14 D13 D12 D11 D10
D13 D12 D11 D10
D11 D10
nd
Figure 59. SYNC Interrupt Facility
falling
Rev. E | Page 22 of 28
D9
D8
D9
D7
DATA BITS
SYNC INTERRUPT
In a normal write sequence, the SYNC line is kept low for
32 falling edges of SCLK, and the DAC is updated on the 32
falling edge and rising edge of SYNC . However, if SYNC is brought
high before the 32
write sequence. The shift register is reset, and the write sequence
is seen as invalid. Neither an update of the DAC register contents
nor a change in the operating mode occurs (see
D8
D6
DATA BITS
VALID WRITE SEQUENCE, OUTPUT UPDATES
D9
D7
D5
D8
D6
D4
DATA BITS
DB31
ON THE 32ND FALLING EDGE
D7
D5
D3
D6
D4
D2
nd
falling edge, this acts as an interrupt to the
D5
D3
D1
D4
D2
D0
D3
D1
DB0
X
D2
D0
X
D1
X
X
D0
X
X
X
X
X
Figure 59
X
X
X
DB0 (LSB)
DB0 (LSB)
DB0 (LSB)
X
X
X
).
nd
X
X
X

Related parts for AD5668ARUZ-3