TC850CLW Microchip Technology, TC850CLW Datasheet - Page 10

IC ADC 15BIT FAST 44PLCC

TC850CLW

Manufacturer Part Number
TC850CLW
Description
IC ADC 15BIT FAST 44PLCC
Manufacturer
Microchip Technology
Datasheet

Specifications of TC850CLW

Data Interface
Parallel
Number Of Bits
15
Sampling Rate (per Second)
40
Number Of Converters
1
Voltage Supply Source
Dual ±
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
44-PLCC
Resolution (bits)
15bit
Sampling Rate
40SPS
Input Channel Type
Differential
Supply Voltage Range - Analog
± 5V
Supply Current
2mA
Digital Ic Case Style
LCC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TC850CLW
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
TC850CLW
Manufacturer:
Microchip
Quantity:
3 468
Part Number:
TC850CLW
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
TC850CLW
Manufacturer:
TELCOM
Quantity:
20 000
Part Number:
TC850CLW713
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
TC850CLW713
Manufacturer:
Microchip Technology
Quantity:
10 000
TC850
4.2
During the zero integrator phase, the differential input
signal is disconnected from the circuit by opening inter-
nal analog gates. The internal nodes are shorted to
analog common (ground) to establish a zero input con-
dition. At the same time, a feedback loop is closed
around the input buffer, integrator and comparator. The
feedback loop ensures the integrator output is near 0V
before the signal integrate phase begins.
During this phase, a chopper-stabilization technique is
used to cancel offset errors in the input buffer, integra-
tor and comparator. Error voltages are stored on the
C
phase requires 246 clock cycles.
4.3
The zero integrator loop is opened and the internal dif-
ferential inputs are connected to IN
ential input signal is integrated for a fixed time period.
The TC850 signal integrate period is 256 clock periods,
or counts. The crystal oscillator frequency is ÷4 before
clocking the internal counters.
The integration time period is:
EQUATION 4-1:
DS21479C-page 10
BUFF
, C
Zero Integrator Phase
INT
Signal Integrate Phase
and COMP capacitors. The zero integrate
T
INT
=
4 x 256
F
OSC
+
and IN-. The differ-
4.4
During reference integrate phase, the charge stored on
the integrator capacitor is discharged. The time
required to discharge the capacitor is proportional to
the analog input voltage.
The reference integrate phase is divided into three
subphases:
1.
2.
3.
During fast de-integrate, V
analog common and V
viously-charged reference capacitor (C
grator capacitor is rapidly discharged for a maximum of
512 internal clock pulses, yielding 9 bits of resolution.
During the slow de-integrate phase, the internal V
node is now connected to the C
residual charge on the integrator capacitor is further
discharged a maximum of 64 clock pulses. At this point,
the analog input voltage has been converted with 15
bits of resolution.
If the analog input is greater than full scale, the TC850
performs up to three overrange de-integrate sub-
phases. Each subphase occupies a maximum of 64
clock pulses. The overrange feature permits analog
inputs up to 192 LSBs greater than full scale to be
correctly converted. This feature permits the user to
digitally null up to 192 counts of input offset, while
retaining full 15-bit resolution.
In addition to 512 counts of fast, 64 counts of slow and
192 counts of overrange de-integrate, the reference
integrate phase uses 10 clock pulses to permit internal
nodes to settle. Therefore, the reference integrate
cycle occupies 778 clock pulses.
Fast
Slow
Overrange de-integrate
Reference Integrate Phase
IN
© 2006 Microchip Technology Inc.
+ is connected across the pre-
IN
- is internally connected to
REF2
capacitor and the
REF1
). The inte-
IN
+

Related parts for TC850CLW