ISL1218IUZ-T Intersil, ISL1218IUZ-T Datasheet - Page 15

no-image

ISL1218IUZ-T

Manufacturer Part Number
ISL1218IUZ-T
Description
IC RTC LP BATT BACKED SRAM 8MSOP
Manufacturer
Intersil
Type
Clock/Calendar/NVSRAMr
Datasheet

Specifications of ISL1218IUZ-T

Memory Size
8B
Time Format
HH:MM:SS (12/24 hr)
Date Format
YY-MM-DD-dd
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
8-MSOP, Micro8™, 8-uMAX, 8-uSOP,
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
The ISL1218 responds with an ACK after recognition of a
START condition followed by a valid Identification Byte, and
once again after successful receipt of an Address Byte. The
SDA OUTPUT FROM
SDA OUTPUT FROM
TRANSMITTER
SCL FROM
RECEIVER
SDA
SCL
MASTER
SIGNALS FROM
SIGNAL AT SDA
SIGNALS FROM
THE MASTER
THE ISL1218
15
START
FIGURE 12. VALID DATA CHANGES, START, AND STOP CONDITIONS
START
FIGURE 13. ACKNOWLEDGE RESPONSE FROM RECEIVER
HIGH IMPEDANCE
S
T
A
R
T
1
FIGURE 14. BYTE WRITE SEQUENCE
IDENTIFICATION
1
1
0
BYTE
1
STABLE
1 1 1
DATA
ISL1218
0
WRITE
A
C
K
CHANGE
DATA
0 0 0 0
ADDRESS
ISL1218 also responds with an ACK after receiving a Data
Byte of a write operation. The master must respond with an
ACK after receiving a Data Byte of a read operation.
BYTE
STABLE
DATA
A
C
K
8
DATA
BYTE
HIGH IMPEDANCE
STOP
ACK
9
A
C
K
S
T
O
P
June 22, 2006
FN6313.0

Related parts for ISL1218IUZ-T