ADF4108BCPZ Analog Devices Inc, ADF4108BCPZ Datasheet - Page 9

IC PLL FREQUENCY SYNTH 20-LFCSP

ADF4108BCPZ

Manufacturer Part Number
ADF4108BCPZ
Description
IC PLL FREQUENCY SYNTH 20-LFCSP
Manufacturer
Analog Devices Inc
Type
Clock/Frequency Synthesizer (RF)r
Datasheet

Specifications of ADF4108BCPZ

Pll
Yes
Input
CMOS
Output
Clock
Number Of Circuits
1
Ratio - Input:output
2:1
Differential - Input:output
Yes/No
Frequency - Max
8GHz
Divider/multiplier
No/No
Voltage - Supply
3.2 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
20-LFCSP
Frequency-max
8GHz
Pll Type
Frequency Synthesis
Frequency
8GHz
Supply Current
15mA
Supply Voltage Range
3.2V To 3.6V
Digital Ic Case Style
LFCSP
No. Of Pins
20
Operating Temperature Range
-40°C To +85°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
EVAL-ADF4108EBZ1 - BOARD EVAL FOR ADF4108
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADF4108BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
THEORY OF OPERATION
REFERENCE INPUT STAGE
The reference input stage is shown in Figure 10. SW1 and SW2
are normally closed switches. SW3 is normally open. When
power-down is initiated, SW3 is closed and SW1 and SW2 are
opened. This ensures that there is no loading of the REF
on power-down.
RF INPUT STAGE
The RF input stage is shown in Figure 11. It is followed by a
two-stage limiting amplifier to generate the CML clock levels
needed for the prescaler.
PRESCALER (P/P + 1)
The dual-modulus prescaler (P/P + 1), along with the A and B
counters, enables the large division ratio, N, to be realized (N =
BP + A). The dual-modulus prescaler, operating at CML levels,
takes the clock from the RF input stage and divides it down to a
manageable frequency for the CMOS A and B counters. The
prescaler is programmable. It can be set in software to 8/9,
16/17, 32/33, or 64/65. It is based on a synchronous 4/5 core.
A minimum divide ratio is possible for contiguous output
frequencies. This minimum is determined by P, the prescaler
value, and is given by (P
RF
RF
IN
IN
A
B
REF
IN
NC
GENERATOR
POWER-DOWN
Figure 10. Reference Input Stage
BIAS
SW1
CONTROL
Figure 11. RF Input Stage
NO
2
NC
− P).
500Ω
SW2
SW3
100kΩ
1.6V
500Ω
BUFFER
AGND
AV
DD
TO R COUNTER
IN
pin
Rev. A | Page 9 of 20
A AND B COUNTERS
The A and B CMOS counters combine with the dual-modulus
prescaler to allow a wide ranging division ratio in the PLL
feedback counter. The counters are specified to work when the
prescaler output is 300 MHz or less. Thus, with an RF input
frequency of 4.0 GHz, a prescaler value of 16/17 is valid but a
value of 8/9 is not valid.
Pulse Swallow Function
The A and B counters, in conjunction with the dual-modulus
prescaler, make it possible to generate output frequencies that
are spaced only by the reference frequency divided by R. The
equation for the VCO frequency is as follows:
where:
f
oscillator (VCO).
P is the preset modulus of dual-modulus prescaler (8/9, 16/17,
and so on.).
B is the preset divide ratio of binary 13-bit counter (3 to 8191).
A is the preset divide ratio of binary 6-bit swallow counter
(0 to 63).
f
INPUT STAGE
R COUNTER
The 14-bit R counter allows the input reference frequency to be
divided down to produce the reference clock to the phase
frequency detector (PFD). Division ratios from 1 to 16,383 are
allowed.
VCO
REFIN
FROM RF
is the output frequency of external voltage controlled
is the external reference frequency oscillator.
f
VCO
=
[
MODULUS
(
CONTROL
N DIVIDER
N = BP + A
P
×
PRESCALER
B
P/P + 1
)
Figure 12. A and B Counters
+
A
]
×
f
REFIN
R
LOAD
LOAD
COUNTER
COUNTER
13-BIT B
6-BIT A
ADF4108
TO PFD

Related parts for ADF4108BCPZ