LFXP6C-5F256C LATTICE SEMICONDUCTOR, LFXP6C-5F256C Datasheet - Page 21

no-image

LFXP6C-5F256C

Manufacturer Part Number
LFXP6C-5F256C
Description
FPGA LatticeXP Family 6000 Cells 400MHz 130nm (CMOS) Technology 1.8V/2.5V/3.3V 256-Pin FBGA Tray
Manufacturer
LATTICE SEMICONDUCTOR
Datasheet

Specifications of LFXP6C-5F256C

Package
256FBGA
Family Name
LatticeXP
Device Logic Units
6000
Maximum Internal Frequency
400 MHz
Typical Operating Supply Voltage
1.8|2.5|3.3 V
Maximum Number Of User I/os
188
Ram Bits
73728
Re-programmability Support
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LFXP6C-5F256C
Manufacturer:
LATTICE
Quantity:
44
Part Number:
LFXP6C-5F256C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LFXP6C-5F256C-4I
Manufacturer:
MAXIM
Quantity:
1 034
Lattice Semiconductor
Figure 2-21. Input Register DDR Waveforms
Figure 2-22. INDDRXB Primitive
Output Register Block
The output register block provides the ability to register signals from the core of the device before they are passed
to the sysIO buffers. The block contains a register for SDR operation that is combined with an additional latch for
DDR operation. Figure 2-23 shows the diagram of the Output Register Block.
In SDR mode, ONEG0 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a D-
type or as a latch. In DDR mode, ONEG0 is fed into one register on the positive edge of the clock and OPOS0 is
latched. A multiplexer running off the same clock selects the correct register for feeding to the output (D0).
Figure 2-24 shows the design tool DDR primitives. The SDR output register has reset and clock enable available.
The additional register for DDR operation does not have reset or clock enable available.
(In DDR Mode)
Delayed
DQS
DQS
D0
D2
DI
DDRCLKPOL
A
ECLK
SCLK
LSR
CE
D
B
2-18
IDDRXB
C
B
A
QA
QB
D
LatticeXP Family Data Sheet
E
D
C
F
Architecture

Related parts for LFXP6C-5F256C