CYII4SD1300AA-QDC Cypress Semiconductor Corp, CYII4SD1300AA-QDC Datasheet - Page 24

no-image

CYII4SD1300AA-QDC

Manufacturer Part Number
CYII4SD1300AA-QDC
Description
Manufacturer
Cypress Semiconductor Corp
Type
CMOSr
Datasheet

Specifications of CYII4SD1300AA-QDC

Sensor Image Color Type
Color
Sensor Image Size
1280x1024Pixels
Operating Supply Voltage (typ)
5V
Package Type
LCC
Mounting
Surface Mount
Pin Count
84
Lead Free Status / RoHS Status
Not Compliant
On-Chip Generated Electrical Dark References
The sensor outputs a electrical dark reference level after the 2nd
falling edge on the clock (after sync).
At the end of the row readout, after EOS_X becomes low, the
sensor outputs the electrical dark reference voltage also, and it
remains present on the on the readout bus until SIN goes high.
Note that if the X-register is reset before the EOS is reached, the
dark reference is not put on the bus. Use the dark reference of
the beginning of the line instead.
If the end of a row is reached, the sensor outputs an end-of-scan
(EOS) pulse during one pulse period. And the electrical black
reference level appears at the output for all successive pulses.
So, the same 10 MHz clock can drive CLK_X and CLK_ADC.
Document Number: 38-05707 Rev. *C
Clock
Output
Sync
DCREF on bus
n-1
Figure 20. Timing of X Shift Register and Pixels Readout
Min 25 ns
n
Tp,adc
nil
Figure 21. Pixel Timing
dark
0
Dummy pixels
Pixel Readout
The same continuous 10 MHz clock drives CLK_ADC and
CLK_X. On the falling edge of CLK_X, a new pixel is selected
and propagates to the output amplifier. At the same time, the
ADC input is frozen by the falling edge on CLK_ADC. The digital
output has a delay of one pixel compared to the analog signal.
The digital output becomes valid between 25 to 50 ns after the
falling edge on CLK_ADC.
Min 100 ns.
1
2
0
3
1
4
CYII4SM1300AA
Page 24 of 35
[+] Feedback

Related parts for CYII4SD1300AA-QDC