PPC440EP-3BC400C Applied Micro Circuits Corporation, PPC440EP-3BC400C Datasheet - Page 10

no-image

PPC440EP-3BC400C

Manufacturer Part Number
PPC440EP-3BC400C
Description
Manufacturer
Applied Micro Circuits Corporation
Datasheet

Specifications of PPC440EP-3BC400C

Family Name
440EP
Device Core
PowerPC
Device Core Size
16b
Frequency (max)
400MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
1.5/2.5V
Operating Supply Voltage (max)
1.6/2.7V
Operating Supply Voltage (min)
1.4/2.3V
Operating Temp Range
-40C to 90C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
456
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PPC440EP-3BC400C
Manufacturer:
AMCC
Quantity:
892
PowerPC 440 Processor Core
The PowerPC 440 processor core is designed for high-end applications: RAID controllers, SAN, iSCSI, routers,
switches, printers, set-top boxes, etc. It is the first processor core to implement the new Book E PowerPC
embedded architecture and the first to use the 128-bit version of IBM’s on-chip CoreConnect Bus Architecture.
Features include:
Floating Point Unit (FPU)
Features include:
10
Revision 1.29 – May 07, 2008
• Up to 667MHz operation
• PowerPC Book E architecture
• 32KB I-cache, 32KB D-cache
• Three logical regions in D-cache: locked, transient, normal
• D-cache full line flush capability
• 41-bit virtual address, 36-bit (64GB) physical address
• Superscalar, out-of-order execution
• 7-stage pipeline
• 3 execution pipelines
• Dynamic branch prediction
• Memory management unit
• Debug facilities
• 24 DSP instructions
• Five stages with 2 MFlops/MHz
• Hardware support for IEEE 754
• Single- and double-precision
• Single-cycle throughput on most instructions
• Thirty-two 64-bit floating point registers
– UTLB Word Wide parity on data and tag address parity with exception force
– 64-entry, full associative, unified TLB with optional parity
– Separate instruction and data micro-TLBs
– Storage attributes for write-through, cache-inhibited, guarded, and big or little endian
– Multiple instruction and data range breakpoints
– Data value compare
– Single step, branch, and trap events
– Non-invasive real-time trace interface
– Single cycle multiply and multiply-accumulate
– 32 x 32 integer multiply
– 16 x 16 -> 32-bit MAC
Data Sheet
440EP – PPC440EP Embedded Processor
AMCC Proprietary

Related parts for PPC440EP-3BC400C