PPC405GP-3KE200C Applied Micro Circuits Corporation, PPC405GP-3KE200C Datasheet - Page 32

no-image

PPC405GP-3KE200C

Manufacturer Part Number
PPC405GP-3KE200C
Description
Manufacturer
Applied Micro Circuits Corporation
Datasheet

Specifications of PPC405GP-3KE200C

Family Name
405GP
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
200MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
2.5V
Operating Supply Voltage (max)
2.7V
Operating Supply Voltage (min)
2.3V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
456
Package Type
EBGA
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PPC405GP-3KE200C
Manufacturer:
VIOCR
Quantity:
200
405GP – Power PC 405GP Embedded Processor
Signal Functional Description
Multiplexed signals are shown in brackets following the first signal name assigned to each multiplexed ball.
Notes:
1. Receiver input has hysteresis.
2. Must pull up. See “Pull-Up and Pull-Down Resistors” on page 29 for recommended termination values.
3. Must pull down. See “Pull-Up and Pull-Down Resistors” on page 29 for recommended termination values.
4. If not used, must pull up.
5. If not used, must pull down.
6. Strapping input during reset; pull up or pull down as required.
7. Pull-up may be required. See “External Bus Control Signals” on page 29.
32
SDRAM Interface
External Slave Peripheral Interface
[PerWE]PCIINT
MemClkOut0:1
MemData0:31
MemAddr12:0
Signal Name
PerData0:31
PerAddr0:31
BankSel0:3
PerWBE0:3
PerPar0:3
ClkEn0:1
DQM0:3
DQMCB
ECC0:7
BA1:0
RAS
CAS
WE
Memory data bus.
Notes:
1. MemData0 is the most significant bit (msb).
2. MemData31 is the least significant bit (lsb).
Memory address bus.
Notes:
1. MemAddr12 is the most significant bit (msb).
2. MemAddr0 is the least significant bit (lsb).
Bank Address supporting up to 4 internal banks.
Row Address Strobe.
Column Address Strobe.
DQM for byte lane: 0 (MemData0:7),
DQM for ECC check bits.
ECC check bits 0:7.
Select up to four external SDRAM banks.
Write Enable.
SDRAM Clock Enable.
Two copies of an SDRAM clock allows, in some cases, glueless
SDRAM attach without requiring this signal to be repowered by a PLL
or zero-delay buffer.
Peripheral data bus used by PPC405GP when not in external master
mode, otherwise used by external master.
Note: PerData0 is the most significant bit (msb) on this bus.
Peripheral address bus used by PPC405GP when not in external
master mode, otherwise used by external master.
Note: PerAddr0 is the most significant bit (msb) on this bus.
Peripheral byte parity signals.
As outputs, these pins can act as byte-enables which are valid for an
entire cycle or as write-byte-enables which are valid for each byte on
each data transfer, allowing partial word transactions. As outputs,
pins are used by either the pripheral controller or the DMA controller
depending upon the type of transfer involved. Used as inputs when
an external bus master owns the external interface.
Peripheral write enable. Low when any of the four PerWBE0:3 write
byte enables are low.
or
PCI interrupt. Open-drain output (two states; 0 or open circuit)
1 (MemData8:15),
2 (MemData16:23), and
3 (MemData24:31)
(Part 3 of 8)
Description
Revision 2.05 – August 19, 2008
I/O
I/O
I/O
I/O
I/O
I/O
I/O
O
O
O
O
O
O
O
O
O
O
O
Data Sheet
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
3.3V PCI
Type
Notes
1, 7
1
1
1
AMCC

Related parts for PPC405GP-3KE200C