LH7A404N0F000B2,55 NXP Semiconductors, LH7A404N0F000B2,55 Datasheet - Page 22

no-image

LH7A404N0F000B2,55

Manufacturer Part Number
LH7A404N0F000B2,55
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of LH7A404N0F000B2,55

Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Processing Unit
Microprocessor
Operating Supply Voltage (min)
1.71V
Operating Supply Voltage (typ)
1.8V
Operating Supply Voltage (max)
1.89V
Package Type
LFBGA
Pin Count
324
Mounting
Surface Mount
Rad Hardened
No
Lead Free Status / RoHS Status
Compliant
LH7A404
Vectored Interrupt Controller (VIC)
manage interrupt requests from on-chip and off-chip
sources. Each VIC performs these primary functions:
• Determine if an interrupt source is disabled or can
• Prioritize up to 16 separate interrupt sources for
• Obtain the address of the interrupt handler (vector)
• Provide a default vector and a set of status registers
to 64 different interrupts, 32 of which are vectored. The
VIC supports both FIQ and IRQ interrupts. FIQ inter-
rupts have a higher priority than IRQ interrupts. If two
interrupts with the same priority become active at the
same time, the priority must be resolved in software.
When an interrupt becomes active, the VIC generates
an FIQ or IRQ if the corresponding mask bit is set.
Interrupts are not latched in the VIC, but may latch on
a particular peripheral when applicable.
22
generate an FIQ or IRQ to the ARM core
simultaneous and nested processing
for up to 16 interrupt sources
for up to 16 non-vectored sources. Software deter-
mines the priority of these interrupts.
The LH7A404 has two VICs working together to
Two VICs are daisy-chained together to support up
SYSTEM AHB BUS
CONTROLLER
ARM922T
MMU/DMA
LCD
LCD
CONTROLLER
DMA
EMBEDDED
LCD AHB BUS
SRAM
80KB
Figure 4. External Bus Interface Block Diagram
HOST
USB
ASYNCHRONOUS
CONTROLLER
NXP Semiconductors
MEMORY
SYNCHRONOUS
CONTROLLER
(SMC)
MEMORY
(SDMC)
cleared, masking all interrupts. They must be set by
software after power-on reset to enable interrupts.
vides direct information about where its service routine
is located and eliminates software arbitration needed
with a simple interrupt controller.
modes, so external interrupts may bring the chip out of
these low power modes.
External Bus Interface
have access to an external memory system. The LCD
controller has access to an internal frame buffer in
embedded SRAM and an extension buffer in Synchro-
nous Memory for large displays. The processor and
DMA engine share the main system bus, providing
access to all external memory devices and the embed-
ded SRAM frame buffer.
External Bus Interface (EBI) is only granted when an
existing access has been completed. See Figure 4.
After a power-on reset, all mask register bits are
A vectored interrupt has improved latency as it pro-
The VICs continue to operate in Halt and Standby
The ARM922T, LCD controller, and DMA engine
An arbitration unit ensures that control over the
INTERFACE
EXTERNAL
INTERNAL TO
(EBI)
THE LH7A404
BUS
ADDRESS/
CONTROL
DATA
EXTERNAL TO
THE LH7A404
32-Bit System-on-Chip
SDRAM
SDRAM
Product data sheet
SRAM
ROM
LH7A404-8

Related parts for LH7A404N0F000B2,55