STPCC5HEBC STMicroelectronics, STPCC5HEBC Datasheet - Page 28

no-image

STPCC5HEBC

Manufacturer Part Number
STPCC5HEBC
Description
IC SYSTEM-ON-CHIP X86 388-PBGA
Manufacturer
STMicroelectronics
Series
-r
Datasheet

Specifications of STPCC5HEBC

Applications
Set-Top Boxes, TV
Core Processor
x86
Program Memory Type
External Program Memory
Controller Series
STPC® Consumer-II
Ram Size
External
Interface
EBI/EMI, I²C, IDE, ISA, Local Bus
Number Of I /o
-
Voltage - Supply
2.45 V ~ 3.6 V
Operating Temperature
0°C ~ 85°C
Mounting Type
*
Package / Case
*
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STPCC5HEBC
Manufacturer:
DAVICOM
Quantity:
1 001
Part Number:
STPCC5HEBC
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STPCC5HEBC
Manufacturer:
ST
0
Part Number:
STPCC5HEBCE
Manufacturer:
TE
Quantity:
200
Part Number:
STPCC5HEBCE
Manufacturer:
ST
0
STRAP OPTIONS
3.1. POWER-ON STRAP REGISTER DESCRIPTIONS
3.1.1. ADPC STRAP REGISTER 0 CONFIGURATION
28/93
Strap0
Bit Number Sampled
MD[7]
7
Bits 7-6
Bit 1-0
Bits 2
Bit 5
Bit 4
MD[6]
6
This register defaults to the values sampled on MD[7:4] pins after reset
Mnemonic
MD[4,17]
MD[7:6]
MD[44]
See Table
MD[5]
MD[4]
MD[5]
Rsv
Rsv
below
5
Release 1.5 - January 29, 2002
Access = 0022h/0023h
Description
PCICLK PLL set-up:
PCICLK PLL programming according to PCICLK frequency.
MD7 MD6
For the parts referenced STPCC4, see section
For the parts referenced STPCC5, this s
Bus or ISA mode.
This strap is not readable in a register for the STPCC4.
PCICLK division: This bit reflects the value sampled on [MD4] and is
used together with MD[17] to select the PCICLK frequency.
MD4 MD17
For the parts referenced STPCC4 These bits are reserved
Host Memory synchronization. This bit reflects the value sampled on
MD[5] and controls the MCLK/HCLK synchronization.
For the parts referenced STPCC4 These bits are reserved
For the parts referenced STPCC5.
These bits reflect the values sampled on MD[17] pin and
controls the PCI clock output in conjunction with MD[4], as
follows:
MD4 MD17
0
0
1
0 = ISA Mode
1 = Local Bus Mode
0
1
1
0: MCLK and HCLK not synchronized
1: MCLK and HCLK synchronized for improved system performance.
0
1
1
MD[4]
4
0
1
X
X
0
1
X
0
1
PCICLK frequency between 16 & 32 MHz
PCICLK frequency between 32 & 64 MHz
PCI Clock output = HCLK / 3
PCI Clock output = HCLK / 2
PCI Clock output = HCLK / 3
PCI Clock output = HCLK / 2
Reserved
PCI Clock output = HCLK / 4
PCI Clock output = HCLK / 4
Rsv
3
The value sampled on MD[7:6] controls the
See Table
below
2
trap selects betwen Local
See Table
below
Section
1
Regoffset = 04Ah
3.1.1.bit 2.
See Table
belowl
0

Related parts for STPCC5HEBC