PSD834F2-15J STMicroelectronics, PSD834F2-15J Datasheet - Page 13

no-image

PSD834F2-15J

Manufacturer Part Number
PSD834F2-15J
Description
Manufacturer
STMicroelectronics
Datasheet

Specifications of PSD834F2-15J

Operating Temperature (max)
70C
Operating Temperature (min)
0C
Operating Temperature Classification
Commercial
Package Type
PLCC
Mounting
Surface Mount
Pin Count
52
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PSD834F2-15J
Manufacturer:
INTEL
Quantity:
860
Part Number:
PSD834F2-15J
Manufacturer:
ST
0
Part Number:
PSD834F2-15JI
Manufacturer:
ST
Quantity:
3 424
Part Number:
PSD834F2-15JI
Manufacturer:
ST
0
Note: 1. The pin numbers in this table are for the PLCC package only. See the package information, on page 90 onwards, for pin numbers
PSD REGISTER DESCRIPTION AND ADDRESS OFFSET
Table 6 shows the offset addresses to the PSD
registers relative to the CSIOP base address. The
CSIOP space is the 256 bytes of address that is al-
located by the user to the internal PSD registers.
PC5
PC6
PC7
PD0
PD1
PD2
V
GND
Pin Name
CC
2. These functions can be multiplexed with other functions.
on other package types.
13
12
11
10
9
8
15, 38
1, 16,
26
Pin
I/O
I/O
I/O
I/O
I/O
I/O
Type
PC5 pin of Port C. This port pin can be configured to have the following functions:
1. MCU I/O – write to or read from a standard output or input port.
2. CPLD macrocell (McellBC5) output.
3. Input to the PLDs.
4. TDI input
This pin can be configured as a CMOS or Open Drain output.
PC6 pin of Port C. This port pin can be configured to have the following functions:
1. MCU I/O – write to or read from a standard output or input port.
2. CPLD macrocell (McellBC6) output.
3. Input to the PLDs.
4. TDO output
This pin can be configured as a CMOS or Open Drain output.
PC7 pin of Port C. This port pin can be configured to have the following functions:
1. MCU I/O – write to or read from a standard output or input port.
2. CPLD macrocell (McellBC7) output.
3. Input to the PLDs.
4. DBE – active Low Data Byte Enable input from 68HC912 type MCUs.
This pin can be configured as a CMOS or Open Drain output.
PD0 pin of Port D. This port pin can be configured to have the following functions:
1. ALE/AS input latches address output from the MCU.
2. MCU I/O – write or read from a standard output or input port.
3. Input to the PLDs.
4. CPLD output (External Chip Select).
PD1 pin of Port D. This port pin can be configured to have the following functions:
1. MCU I/O – write to or read from a standard output or input port.
2. Input to the PLDs.
3. CPLD output (External Chip Select).
4. CLKIN – clock input to the CPLD macrocells, the APD Unit’s Power-down counter, and
the CPLD AND Array.
PD2 pin of Port D. This port pin can be configured to have the following functions:
1. MCU I/O – write to or read from a standard output or input port.
2. Input to the PLDs.
3. CPLD output (External Chip Select).
4. PSD Chip Select Input (CSI). When Low, the MCU can access the PSD memory and I/
O. When High, the PSD memory blocks are disabled to conserve power.
Supply Voltage
Ground pins
2
for the JTAG Serial Interface.
2
for the JTAG Serial Interface.
Table 6 provides brief descriptions of the registers
in CSIOP space. The following section gives a
more detailed description.
Description
PSD834F2V
13/95

Related parts for PSD834F2-15J