MT8JSF12864HY1G1D1 Micron Technology Inc, MT8JSF12864HY1G1D1 Datasheet - Page 4

no-image

MT8JSF12864HY1G1D1

Manufacturer Part Number
MT8JSF12864HY1G1D1
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT8JSF12864HY1G1D1

Main Category
DRAM Module
Sub-category
DDR3 SDRAM
Module Type
204SODIMM
Device Core Size
64b
Organization
128Mx64
Total Density
1GByte
Chip Density
1Gb
Maximum Clock Rate
1.066GHz
Operating Supply Voltage (typ)
1.5V
Operating Current
1.52A
Number Of Elements
8
Operating Supply Voltage (max)
1.575V
Operating Supply Voltage (min)
1.425V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Pin Count
204
Mounting
Socket
Lead Free Status / RoHS Status
Compliant
Table 6: Pin Descriptions
PDF: 09005aef82b36df5
Rev. C 8/09 EN
RAS#, CAS#,
CK0, CK0#
DQS#[7:0]
DQ[63:0]
DQS[7:0]
Symbol
DM[7:0]
BA[2:0]
A[14:0]
RESET#
SA[1:0]
ODT0
CKE0
WE#
SDA
S0#
SCL
(LVCMOS)
Type
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
I/O
I/O
Description
Address inputs: Provide the row address for ACTIVATE commands, and the column ad-
dress and auto precharge bit (A10) for READ/WRITE commands, to select one location out
of the memory array in the respective bank. A10 is sampled during a PRECHARGE com-
mand to determine whether the PRECHARGE applies to one bank (A10 LOW, bank selec-
ted by BA[2:0]) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is
selected by BA. A12 is also used for BC4/BL8 identification as “BL on-the-fly” during CAS
commands. The address inputs also provide the op-code during the mode register com-
mand set. A[13:0] address the 1Gb DDR3 devices. A[14:0] address the 2Gb DDR3 devices.
Bank address inputs: BA[2:0] define the device bank to which an ACTIVATE, READ,
WRITE, or PRECHARGE command is being applied. BA[2:0] define which mode register
(MR0, MR1, MR2, and MR3) is loaded during the LOAD MODE command.
Clock: CK and CK# are differential clock inputs. All control, command, and address input
signals are sampled on the crossing of the positive edge of CK and the negative edge of CK#.
Clock enable: CKE enables (registered HIGH) and disables (registered LOW) internal circui-
try and clocks on the DRAM.
Input data mask: DM is an input mask signal for write data. Input data is masked when
DM is sampled HIGH, along with the input data, during a write access. DM is sampled on
both edges of the DQS. Although the DM pins are input-only, the DM loading is designed
to match that of the DQ and DQS pins.
On-die termination: ODT enables (registered HIGH) and disables (registered LOW) termi-
nation resistance internal to the DRAM. When enabled in normal operation, ODT is only
applied to the following pins: DQ, DQS, DQS#, and DM. The ODT input will be ignored if
disabled via the LOAD MODE command.
Command inputs: RAS#, CAS#, and WE# (along with S#) define the command being en-
tered.
Reset: RESET# is an active LOW CMOS input referenced to V
a CMOS input defined as a rail-to-rail signal with DC HIGH ≥ 0.8 × V
V
ly be unterminated, heavily loaded, and have very slow slew rates. A slow slew rate
receiver design is recommended along with implementing on-chip noise filtering to pre-
vent false triggering (RESET# assertion minimum pulse width is 100ns).
Chip select: S# enables (registered LOW) and disables (registered HIGH) the command de-
coder.
Serial address inputs: These pins are used to configure the temperature sensor/SPD EE-
PROM address range on the I
Serial clock for temperature sensor/SPD EEPROM: SCL is used to synchronize communi-
cation to and from the temperature sensor/SPD EEPROM.
Data input/output: Bidirectional data bus.
Data strobe: DQS and DQS# are differential data strobes. Output with read data. Edge-
aligned with read data. Input with write data. Center-aligned with write data.
Serial data: SDA is a bidirectional pin used to transfer addresses and data into and out of
the temperature sensor/SPD EEPROM on the module on the I
DD
. RESET# assertion and deassertion are asynchronous. System applications will most like-
1GB, 2GB (x64, SR) 204-Pin DDR3 SDRAM SODIMM
2
4
C bus.
Micron Technology, Inc. reserves the right to change products or specifications without notice.
Pin Assigments and Descriptions
SS
2
C bus.
. The RESET# input receiver is
©2007 Micron Technology, Inc. All rights reserved.
DD
and DC LOW ≤ 0.2 ×

Related parts for MT8JSF12864HY1G1D1