MT47H128M16RT-25E:C Micron Technology Inc, MT47H128M16RT-25E:C Datasheet - Page 91

no-image

MT47H128M16RT-25E:C

Manufacturer Part Number
MT47H128M16RT-25E:C
Description
DRAM Chip DDR2 SDRAM 2G-Bit 128Mx16 1.8V 84-Pin FBGA Tray
Manufacturer
Micron Technology Inc
Type
DDR2 SDRAMr
Series
-r
Datasheet

Specifications of MT47H128M16RT-25E:C

Package
84FBGA
Density
2 Gb
Address Bus Width
17 Bit
Operating Supply Voltage
1.8 V
Maximum Clock Rate
800 MHz
Maximum Random Access Time
0.4 ns
Operating Temperature
0 to 70 °C
Format - Memory
RAM
Memory Type
DDR2 SDRAM
Memory Size
2G (128M x 16)
Speed
2.5ns
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.9 V
Package / Case
84-TFBGA
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT47H128M16RT-25E:C
Manufacturer:
TI
Quantity:
3 000
Part Number:
MT47H128M16RT-25E:C
Manufacturer:
MICRON44
Quantity:
50
Part Number:
MT47H128M16RT-25E:C
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT47H128M16RT-25E:C
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
MT47H128M16RT-25E:C
0
Company:
Part Number:
MT47H128M16RT-25E:C
Quantity:
3 500
Part Number:
MT47H128M16RT-25E:C TR
Manufacturer:
MICRON
Quantity:
1 000
ACTIVATE
Figure 44: Example: Meeting
PDF: 09005aef824f87b6
2gbddr2.pdf – Rev. E 06/10 EN
Bank address
Command
Address
CK#
CK
Bank x
ACT
Row
T0
NOP
T1
Before any READ or WRITE commands can be issued to a bank within the DDR2
SDRAM, a row in that bank must be opened (activated), even when additive latency is
used. This is accomplished via the ACTIVATE command, which selects both the bank
and the row to be activated.
After a row is opened with an ACTIVATE command, a READ or WRITE command may
be issued to that row subject to the
by the clock period and rounded up to the next whole number to determine the earliest
clock edge after the ACTIVATE command on which a READ or WRITE command can be
entered. The same procedure is used to convert other specification limits from time
units to clock cycles. For example, a
clock (
which covers any case where 5 <
t
A subsequent ACTIVATE command to a different row in the same bank can only be is-
sued after the previous active row has been closed (precharged). The minimum time
interval between successive ACTIVATE commands to the same bank is defined by
A subsequent ACTIVATE command to another bank can be issued while the first bank is
being accessed, which results in a reduction of total row-access overhead. The mini-
mum time interval between successive ACTIVATE commands to different banks is
defined by
DDR2 devices with 8 banks (1Gb or larger) have an additional requirement:
requires no more than four ACTIVATE commands may be issued in any given
(MIN) period, as shown in Figure 45 (page 92).
RRD where 2 <
t RRD
t
t
CK = 3.75ns) results in 5.3 clocks, rounded up to 6. This is shown in Figure 44,
RRD (MIN) and
NOP
T2
t
RRD.
t
RRD (MIN)/
Bank y
ACT
Row
T3
t
RCD (MIN)
NOP
t
T4
CK ≤ 3.
91
t RRD
t
t RCD
RCD (MIN)/
t
RCD specification.
t
RCD (MIN) specification of 20ns with a 266 MHz
NOP
T5
Micron Technology, Inc. reserves the right to change products or specifications without notice.
t
CK ≤ 6. Figure 44 also shows the case for
2Gb: x4, x8, x16 DDR2 SDRAM
Bank z
NOP
Row
T6
t
RCD (MIN) should be divided
NOP
T7
© 2006 Micron Technology, Inc. All rights reserved.
NOP
T8
ACTIVATE
t
FAW. This
RD/WR
Bank y
Col
Don’t Care
T9
t
FAW
t
RC.

Related parts for MT47H128M16RT-25E:C