M36L0R8060T1ZAQF STMicroelectronics, M36L0R8060T1ZAQF Datasheet

no-image

M36L0R8060T1ZAQF

Manufacturer Part Number
M36L0R8060T1ZAQF
Description
Manufacturer
STMicroelectronics
Datasheet

Specifications of M36L0R8060T1ZAQF

Operating Supply Voltage (max)
1.95V
Operating Temperature (max)
85C
Mounting
Surface Mount
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M36L0R8060T1ZAQF
Manufacturer:
ST
Quantity:
5 576
Part Number:
M36L0R8060T1ZAQF
Manufacturer:
ST
0
FEATURES SUMMARY
FLASH MEMORY
June 2005
and 64 Mbit (Burst) PSRAM, 1.8V Supply, Multi-Chip Package
MULTI-CHIP PACKAGE
SUPPLY VOLTAGE
ELECTRONIC SIGNATURE
PACKAGE
SYNCHRONOUS / ASYNCHRONOUS READ
SYNCHRONOUS BURST READ SUSPEND
PROGRAMMING TIME
MEMORY ORGANIZATION
DUAL OPERATIONS
SECURITY
1 die of 256 Mbit (16Mb x16, Multiple
Bank, Multi-level, Burst) Flash Memory
1 die of 64 Mbit (4Mb x16) Pseudo SRAM
V
V
Manufacturer Code: 20h
Top Device Code
M36L0R8060T1: 880Dh
Bottom Device Code
M36L0R8060B1: 880Eh
Compliant with Lead-Free Soldering
Processes
Lead-Free Versions
Synchronous Burst Read mode: 54MHz
Asynchronous Page Read mode
Random Access: 85ns
10µs typical Word program time using
Buffer Enhanced Factory Program
command
Multiple Bank Memory Array: 16 Mbit
Banks
Parameter Blocks (Top or Bottom
location)
program/erase in one Bank while read in
others
No delay between read and write
operations
64 bit unique device number
2112 bit user programmable OTP Cells
DDF
PPF
256 Mbit (Multiple Bank, Multi-Level, Burst) Flash Memory
= 9V for fast program (12V tolerant)
= V
CCP
= V
DDQF
= 1.7 to 1.95V
Figure 1. Package
PSRAM
BLOCK LOCKING
COMMON FLASH INTERFACE (CFI)
100,000 PROGRAM/ERASE CYCLES per
BLOCK
ACCESS TIME: 70ns
ASYNCHRONOUS PAGE READ
LOW POWER FEATURES
SYNCHRONOUS BURST READ/WRITE
All blocks locked at power-up
Any combination of blocks can be locked
with zero latency
WP
Absolute Write Protection with V
Page Size: 16 words
Subsequent read within page: 20ns
Temperature Compensated Refresh
(TCR)
Partial Array Refresh (PAR)
Deep Power-Down (DPD) Mode
F
for Block Lock-Down
M36L0R8060B1
M36L0R8060T1
TFBGA88 (ZAQ)
8 x 10mm
FBGA
PPF
= V
1/18
SS

Related parts for M36L0R8060T1ZAQF

M36L0R8060T1ZAQF Summary of contents

Page 1

Mbit (Multiple Bank, Multi-Level, Burst) Flash Memory and 64 Mbit (Burst) PSRAM, 1.8V Supply, Multi-Chip Package FEATURES SUMMARY MULTI-CHIP PACKAGE – 1 die of 256 Mbit (16Mb x16, Multiple Bank, Multi-level, Burst) Flash Memory – 1 die of 64 ...

Page 2

M36L0R8060T1, M36L0R8060B1 TABLE OF CONTENTS FEATURES SUMMARY . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ...

Page 3

Table 4. Operating and AC Measurement Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ...

Page 4

... B)0 datasheet which is available from your local STMicroelectronics distributor. The memory is supplied with all the bits erased (set to ‘1’). PSRAM Component For detailed information on how to use the PSRAM component, see the M69KB096AA datasheet that is available from your local STMicroelectronics distributor. 4/18 Figure 2. Logic Diagram A0-A23 M69KB096AA E ...

Page 5

Table 1. Signal Names A0-A23 Address Inputs DQ0-DQ15 Common Data Input/Output L Latch Enable input for Flash memory and PSRAM K Burst Clock for Flash memory and PSRAM WAIT Wait Data in Burst Mode for Flash memory and PSRAM V ...

Page 6

M36L0R8060T1, M36L0R8060B1 Figure 3. TFBGA Connections (Top view through package A18 A17 DQ8 G P DQ0 ...

Page 7

SIGNAL DESCRIPTIONS See Figure 2., Logic Diagram Names, for a brief overview of the signals connect this device. Address Inputs (A0-A23). Addresses are common inputs for the Flash memory and PSRAM components. The other lines (A23-A22) are inputs ...

Page 8

M36L0R8060T1, M36L0R8060B1 PSRAM Upper Byte Enable (UB Byte En-able gates the data on the Upper P Byte Data Inputs/Outputs (DQ8-DQ15 from the upper part of the selected address during a Write or Read operation. PSRAM Lower ...

Page 9

FUNCTIONAL DESCRIPTION The PSRAM and Flash memory components have separate power supplies but share the same grounds. They are distinguished by two Chip En- able inputs: E for the Flash memory and E F the PSRAM. Recommended operating conditions do ...

Page 10

M36L0R8060T1, M36L0R8060B1 Table 2. Main Operating Modes Operation Flash Read Flash Write Flash Address Latch Flash Output V ...

Page 11

... Note: 1. Compliant with the JEDEC Std J-STD-020B (for small body, Sn- assembly), the ST ECOPACK ® 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU. plied. Exposure to Absolute Maximum Rating con- ditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality docu- ments. Parameter ...

Page 12

M36L0R8060T1, M36L0R8060B1 DC AND AC PARAMETERS This section summarizes the operating measure- ment conditions, and the DC and AC characteris- tics of the device. The parameters in the DC and AC characteristics Tables that follow, are derived from tests performed ...

Page 13

Table 6. Flash Memory DC Characteristics - Currents Symbol Parameter I Input Leakage Current LI I Output Leakage Current LO Supply Current Asynchronous Read (f=5MHz) I DD1 Supply Current Synchronous Read (f=54MHz) Supply Current I DD2 (Reset) I Supply Current ...

Page 14

M36L0R8060T1, M36L0R8060B1 Table 7. Flash Memory DC Characteristics - Voltages Symbol Parameter V Input Low Voltage IL V Input High Voltage IH V Output Low Voltage OL V Output High Voltage Program Voltage-Logic PP1 ...

Page 15

PACKAGE MECHANICAL Figure 7. TFBGA88 8x10mm, 8x10 ball array - 0.8mm pitch, Bottom View Package Outline BALL "A1" FE Note: Drawing is not to scale. Table 9. Stacked TFBGA88 8x10mm - 8x10 active ball array, 0.8mm pitch, ...

Page 16

M36L0R8060T1, M36L0R8060B1 PART NUMBERING Table 10. Ordering Information Scheme Example: Device Type M36 = Multi-Chip Package (Multiple Flash + RAM) Flash 1 Architecture L = Multilevel, Multiple Bank, Burst mode Flash 2 Architecture Die Operating Voltage R ...

Page 17

REVISION HISTORY Table 11. Document Revision History Date Version 15-Oct-2004 0.1 First Issue 29-Apr-2004 0.2 Part Number M69KB096A changed to M69KB096AA throughout document. Status changed from Preliminary to Full Datasheet. 24-June-2005 0.3 modified. Signal changed from M36L0R8060T1, M36L0R8060B1 Revision Details ...

Page 18

... No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics ...

Related keywords