ISP1109BS,118 NXP Semiconductors, ISP1109BS,118 Datasheet - Page 35

no-image

ISP1109BS,118

Manufacturer Part Number
ISP1109BS,118
Description
RF Transceiver USB FS TRANSCVR
Manufacturer
NXP Semiconductors
Datasheet

Specifications of ISP1109BS,118

Number Of Transceivers
1
Esd Protection
YeskV
Power Supply Requirement
Triple
Operating Supply Voltage (typ)
Not RequiredV
Operating Temperature Classification
Industrial
Operating Supply Voltage (max)
Not RequiredV
Operating Supply Voltage (min)
Not RequiredV
Pin Count
32
Mounting
Surface Mount
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Operating Supply Voltage
1.65 V to 5.25 V
Lead Free Status / RoHS Status
Compliant
Other names
935276024118 ISP1109BS-T
Philips Semiconductors
11. Electro-Static Discharge (ESD)
9397 750 13355
Product data sheet
10.1 Power-down event
10.2 Clock wake-up event
11.1 ESD protection
If V
(0.8 V to 2.0 V), the ISP1109 is in Power-down mode and internal clocks are turned off.
The internal clock—LazyClock or I
set. It takes approximately 8 ms for the clock to stop from the time the Power-down
condition is detected.
If SPI mode is selected, a register read or write access is normal, as when in Power-down
mode. If I
register read or write operation.
The clock wakes up when any of the following events occurs on ISP1109 pins:
The event triggers the clock to start. A stable clock is guaranteed within 100 s.
When an event is triggered and the clock is started, it will remain active for approximately
8 ms. If bit PWR_DN is not cleared within this 8 ms period, the clock will stop. If the clock
wakes up because of any event other than SPI_CLK/I2C_SCL going LOW, an interrupt
will be generated once the clock is active.
The pins that are connected to the USB connector—DP, DM, ID, V
GNDD—have a minimum of 12 kV ESD protection. The 12 kV measurement is limited
by the test equipment. Capacitors of 4.7 F connected from REG3V3 to GNDA and V
to GNDA are required to achieve this 12 kV ESD protection. See
CC(I/O)
Pin SPI_CLK/I2C_SCL goes LOW, if I
HIGH).
Pin V
bit SESS_VLD_IEH of the Interrupt Enable High register is set.
Status bit ID_FLOAT changes from logic 1 to logic 0, provided bit ID_FLOAT_IEL of
the Interrupt Enable Low register is set.
Status bit ID_FLOAT changes from logic 0 to logic 1, provided bit ID_FLOAT_IEH of
the Interrupt Enable High register is set.
Status bit SE1 changes from logic 0 to logic 1, provided bit SE1_IEH of the Interrupt
Enable High register is set.
2
BUS
is not present and the V
C-bus mode is selected, the internal clock must first be woken up before any
goes above the session valid threshold (0.8 V to 2.0 V), provided
Rev. 01 — 14 July 2005
BUS
2
C-bus clock or both—is stopped when bit PWR_DN is
voltage is below the SESS_VLD threshold
2
C-bus mode is selected (pin SPI_I2C_SEL is
USB transceiver with carkit support
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
BUS
Figure
, V
ISP1109
CC
12.
, GNDA and
34 of 59
BUS

Related parts for ISP1109BS,118