ISP1507DBSUM STEricsson, ISP1507DBSUM Datasheet - Page 69

no-image

ISP1507DBSUM

Manufacturer Part Number
ISP1507DBSUM
Description
Manufacturer
STEricsson
Datasheet

Specifications of ISP1507DBSUM

Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1507DBSUM
Manufacturer:
ST
Quantity:
20 000
21. Tables
Table 1.
Table 2.
Table 3.
Table 4.
Table 5.
Table 6.
Table 7.
Table 8.
Table 9.
Table 10. LINESTATE[1:0] encoding for upstream facing
Table 11. LINESTATE[1:0] encoding for downstream facing
Table 12. Encoded V
Table 13. V
Table 14. Encoded USB event signals . . . . . . . . . . . . . .26
Table 15. PHY pipeline delays . . . . . . . . . . . . . . . . . . . .30
Table 16. Link decision times . . . . . . . . . . . . . . . . . . . . .31
Table 17. Immediate register set overview . . . . . . . . . . .44
Table 18. Extended register set overview . . . . . . . . . . . .44
Table 19. VENDOR_ID_LOW - Vendor ID Low register
Table 20. VENDOR_ID_HIGH - Vendor ID High register
Table 21. PRODUCT_ID_LOW - Product ID Low register
Table 22. PRODUCT_ID_HIGH - Product ID High register
Table 23. FUNC_CTRL - Function Control register (address
Table 24. FUNC_CTRL - Function Control register (address
Table 25. INTF_CTRL - Interface Control register (address
Table 26. INTF_CTRL - Interface Control register (address
Table 27. OTG_CTRL - OTG Control register (address R =
Table 28. OTG_CTRL - OTG Control register (address R =
Table 29. USB_INTR_EN_R_E - USB Interrupt Enable
Table 30. USB_INTR_EN_R_E - USB Interrupt Enable
Table 31. USB_INTR_EN_F_E - USB Interrupt Enable
CD00222690
Product data sheet
Ordering information . . . . . . . . . . . . . . . . . . . . .3
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . .5
ULPI signal description . . . . . . . . . . . . . . . . . .13
Signal mapping during low-power mode . . . . .14
Signal mapping for 6-pin serial mode . . . . . . .15
Signal mapping for 3-pin serial mode . . . . . . .16
Operating states and their corresponding resistor
settings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .16
TXCMD byte format . . . . . . . . . . . . . . . . . . . . .22
RXCMD byte format . . . . . . . . . . . . . . . . . . . .23
ports: peripherals . . . . . . . . . . . . . . . . . . . . . . .24
ports: host . . . . . . . . . . . . . . . . . . . . . . . . . . . .24
applications . . . . . . . . . . . . . . . . . . . . . . . . . . .25
(address R = 00h) bit description . . . . . . . . . . .45
(address R = 01h) bit description . . . . . . . . . . .45
(address R = 02h) bit description . . . . . . . . . . .45
(address R = 03h) bit description . . . . . . . . . . .45
R = 04h to 06h, W = 04h, S = 05h, C = 06h) bit
allocation . . . . . . . . . . . . . . . . . . . . . . . . . . . . .45
R = 04h to 06h, W = 04h, S = 05h, C = 06h) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . .46
R = 07h to 09h, W = 07h, S = 08h, C = 09h) bit
allocation . . . . . . . . . . . . . . . . . . . . . . . . . . . . .46
R = 07h to 09h, W = 07h, S = 08h, C = 09h) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . .47
0Ah to 0Ch, W = 0Ah, S = 0Bh, C = 0Ch) bit
allocation . . . . . . . . . . . . . . . . . . . . . . . . . . . . .48
0Ah to 0Ch, W = 0Ah, S = 0Bh, C = 0Ch) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . .48
Rising Edge register (address R = 0Dh to 0Fh,
W = 0Dh, S = 0Eh, C = 0Fh) bit allocation . . . .49
Rising Edge register (address R = 0Dh to 0Fh,
W = 0Dh, S = 0Eh, C = 0Fh) bit description . .49
Falling Edge register (address R = 10h to 12h,
BUS
indicators in RXCMD required for typical
BUS
voltage state . . . . . . . . . . . . . .24
Rev. 04 — 20 May 2010
Table 32. USB_INTR_EN_F_E - USB Interrupt Enable
Table 33. USB_INTR_STAT - USB Interrupt Status register
Table 34. USB_INTR_STAT - USB Interrupt Status register
Table 35. USB_INTR_L - USB Interrupt Latch register
Table 36. USB_INTR_L - USB Interrupt Latch register
Table 37. DEBUG - Debug register (address R = 15h) bit
Table 38. DEBUG - Debug register (address R = 15h) bit
Table 39. SCRATCH - Scratch register (address R =
Table 40. PWR_CTRL - Power Control register (address
Table 41. PWR_CTRL - Power Control register (address
Table 42. Limiting values . . . . . . . . . . . . . . . . . . . . . . . . 54
Table 43. Recommended operating conditions . . . . . . . 54
Table 44. Static characteristics: supply pins . . . . . . . . . . 55
Table 45. Static characteristics: digital pins (CLOCK, DIR,
Table 46. Static characteristics: pin V
Table 47. Static characteristics: analog I/O pins
Table 48. Static characteristics: V
Table 49. Static characteristics: V
Table 50. Static characteristics: resistor reference . . . . . 58
Table 51. Dynamic characteristics: reset and clock . . . . 59
Table 52. Dynamic characteristics: digital I/O pins . . . . . 60
Table 53. Dynamic characteristics: analog I/O pins (DP,
Table 54. Recommended list of materials . . . . . . . . . . . . 63
Table 55. Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . 67
Table 56. Revision history . . . . . . . . . . . . . . . . . . . . . . . . 68
ULPI HS USB host and peripheral transceiver
W = 10h, S = 11h, C = 12h) bit allocation . . . . 49
Falling Edge register (address R = 10h to 12h,
W = 10h, S = 11h, C = 12h) bit description . . . 49
(address R = 13h) bit allocation . . . . . . . . . . . 50
(address R = 13h) bit description . . . . . . . . . . 50
(address R = 14h) bit allocation . . . . . . . . . . . 50
(address R = 14h) bit description . . . . . . . . . . 50
allocation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51
description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51
16h to 18h, W = 16h, S = 17h, C = 18h) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51
R = 3Dh to 3Fh, W = 3Dh, S = 3Eh, C = 3Fh) bit
allocation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51
R = 3Dh to 3Fh, W = 3Dh, S = 3Eh, C = 3Fh) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52
STP, NXT, DATA[7:0], RESET_N/PSW_N) . . . 55
(DP, DM) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56
DM) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60
ISP1507C; ISP1507D
BUS
BUS
© ST-ERICSSON 2010. All rights reserved.
BUS
comparators . . . . 58
resistors . . . . . . . . 58
/FAULT . . . . . . 56
69 of 73

Related parts for ISP1507DBSUM