LAN9311-NU Standard Microsystems (SMSC), LAN9311-NU Datasheet - Page 450

no-image

LAN9311-NU

Manufacturer Part Number
LAN9311-NU
Description
TWO PORT 10/100 MANAGED ETHERNET SWITCH
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN9311-NU

Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9311-NU
Manufacturer:
CINCERA
Quantity:
3 023
Part Number:
LAN9311-NU
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
LAN9311-NU
Manufacturer:
SMSC
Quantity:
20 000
Revision 1.7 (06-29-10)
15.5.7
SYMBOL
FIFO_SEL
END_SEL
nCS, nRD
t
t
t
t
t
t
t
t
csdv
acyc
t
csh
asu
adv
don
doff
doh
D[15:0]
ah
A[2:1]
RX Data FIFO Direct PIO Burst Read Cycle Timing
Please refer to
description of this mode.
Note: A RX Data FIFO direct PIO burst read cycle begins when both nCS and nRD are asserted.
Note: A[1] must toggle, fresh data is supplied each time A[1] toggles.
nCS, nRD De-assertion Time
nCS, nRD Valid to Data Valid
Address Cycle Time
Address, FIFO_SEL Setup to nCS, nRD Valid
Address Stable to Data Valid
Address, FIFO_SEL Hold Time
Data Buffer Turn On Time
Data Buffer Turn Off Time
Data Output Hold Time
Table 15.11 RX Data FIFO Direct PIO Burst Read Cycle Timing Values
The cycle ends when either or both nCS and nRD are de-asserted. They may be asserted and
de-asserted in any order.
Figure 15.7 RX Data FIFO Direct PIO Burst Read Cycle Timing
t
asu
Section 8.5.7, "RX Data FIFO Direct PIO Burst Reads," on page 110
t
don
t
acyc
t
csdv
DESCRIPTION
DATASHEET
t
adv
t
acyc
450
Two Port 10/100 Managed Ethernet Switch with 16-Bit Non-PCI CPU Interface
t
adv
MIN
13
45
0
0
0
0
t
adv
t
acyc
t
ah
TYP
SMSC LAN9311/LAN9311i
t
doh
t
doff
MAX
t
csh
30
40
9
for a functional
Datasheet
UNITS
nS
nS
nS
nS
nS
nS
nS
nS
nS

Related parts for LAN9311-NU