LFE3-35EA-6FN484I LATTICE SEMICONDUCTOR, LFE3-35EA-6FN484I Datasheet - Page 73

no-image

LFE3-35EA-6FN484I

Manufacturer Part Number
LFE3-35EA-6FN484I
Description
FPGA LatticeECP3™ Family 33000 Cells 65nm Technology 1.2V 484-Pin FBGA
Manufacturer
LATTICE SEMICONDUCTOR
Datasheet

Specifications of LFE3-35EA-6FN484I

Package
484FBGA
Family Name
LatticeECP3™
Device Logic Units
33000
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
295
Ram Bits
1358848

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LFE3-35EA-6FN484I
Manufacturer:
LATTICE
Quantity:
2
Part Number:
LFE3-35EA-6FN484I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LFE3-35EA-6FN484I
Manufacturer:
LATTICE
Quantity:
20 000
Lattice Semiconductor
LatticeECP3 External Switching Characteristics (Continued)
f
t
t
f
Top Side Using PCLK Pin for Clock Input
t
t
f
t
t
f
t
t
f
t
t
f
Generic DDRX2 Inputs with Clock and Data (>10bits wide) are Aligned at Pin (GDDRX2_RX.ECLK.Aligned)
(No CLKDIV)
Left and Right Sides Using DLLCLKPIN for Clock Input
t
t
f
t
t
fMAX_GDDR
t
t
f
t
t
f
Top Side Using PCLK Pin for Clock Input
t
t
f
t
t
f
t
t
MAX_GDDR
DVACLKGDDR
DVECLKGDDR
MAX_GDDR
DVACLKGDDR
DVECLKGDDR
MAX_GDDR
DVACLKGDDR
DVECLKGDDR
MAX_GDDR
DVACLKGDDR
DVECLKGDDR
MAX_GDDR
DVACLKGDDR
DVECLKGDDR
MAX_GDDR
DVACLKGDDR
DVECLKGDDR
MAX_GDDR
DVACLKGDDR
DVECLKGDDR
DVACLKGDDR
DVECLKGDDR
MAX_GDDR
DVACLKGDDR
DVECLKGDDR
MAX_GDDR
DVACLKGDDR
DVECLKGDDR
MAX_GDDR
DVACLKGDDR
DVECLKGDDR
MAX_GDDR
DVACLKGDDR
DVECLKGDDR
Parameter
DDRX2 Clock Frequency
Data Setup Before CLK
Data Hold After CLK
DDRX2 Clock Frequency
Data Setup Before CLK
Data Hold After CLK
DDRX2 Clock Frequency
Data Setup Before CLK
Data Hold After CLK
DDRX2 Clock Frequency
Data Setup Before CLK
Data Hold After CLK
DDRX2 Clock Frequency
Data Setup Before CLK
Data Hold After CLK
DDRX2 Clock Frequency
Data Setup Before CLK
Data Hold After CLK
DDRX2 Clock Frequency
Data Setup Before CLK
Data Hold After CLK
DDRX2 Clock Frequency
Data Setup Before CLK
Data Hold After CLK
DDRX2 Clock Frequency
Data Setup Before CLK 
(Left and Right Sides)
Data Hold After CLK
DDRX2 Clock Frequency
Data Setup Before CLK
Data Hold After CLK
DDRX2 Clock Frequency
Data Setup Before CLK
Data Hold After CLK
DDRX2 Clock Frequency
Data Setup Before CLK
Data Hold After CLK
Over Recommended Commercial Operating Conditions
Description
ECP3-35EA
ECP3-17EA
ECP3-17EA
ECP3-17EA
ECP3-150EA
ECP3-150EA
ECP3-150EA
ECP3-70EA/95EA
ECP3-70EA/95EA
ECP3-70EA/95EA
ECP3-35EA
ECP3-35EA
ECP3-35EA
ECP3-17EA
ECP3-17EA
ECP3-17EA
ECP3-150EA
ECP3-150EA
ECP3-150EA
ECP3-70EA/95EA
ECP3-70EA/95EA
ECP3-70EA/95EA
ECP3-35EA
ECP3-35EA
ECP3-35EA
ECP3-17EA
ECP3-17EA
ECP3-17EA
ECP3-150EA
ECP3-150EA
ECP3-150EA
ECP3-70EA/95EA
ECP3-70EA/95EA
ECP3-70EA/95EA
ECP3-35EA
ECP3-35EA
3-20
Device
DC and Switching Characteristics
0.790
0.775
0.775
0.790
0.790
0.775
0.775
0.790
0.790
0.775
0.775
0.790
Min. Max. Min. Max. Min. Max.
LatticeECP3 Family Data Sheet
-8
0.210
0.225
0.225
0.210
0.210
0.225
0.225
0.210
0.210
0.225
0.225
0.210
460
460
235
235
235
235
460
460
460
460
235
235
0.790
0.775
0.775
0.790
0.790
0.775
0.775
0.790
0.790
0.775
0.775
0.790
-7
0.210
0.225
0.225
0.210
0.210
0.225
0.225
0.210
0.210
0.225
0.225
0.210
1, 2
385
385
170
170
170
170
385
385
385
385
170
170
0.775
0.790
0.775
0.790
0.790
0.775
0.775
0.790
0.790
0.775
0.775
0.790
-6
0.210
0.225
0.225
0.210
0.210
0.225
0.225
0.210
0.210
0.225
0.225
0.210
311
311
130
130
130
130
345
311
311
311
130
130
Units
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
UI
UI
UI
UI
UI
UI
UI
UI
UI
UI
UI
UI
UI
UI
UI
UI
UI
UI
UI
UI
UI
UI
UI
UI

Related parts for LFE3-35EA-6FN484I