XC6VCX75T-2FF484C Xilinx Inc, XC6VCX75T-2FF484C Datasheet - Page 50

no-image

XC6VCX75T-2FF484C

Manufacturer Part Number
XC6VCX75T-2FF484C
Description
FPGA Virtex®-6 CXT Family 74496 Cells 40nm (CMOS) Technology 1V 484-Pin FCBGA
Manufacturer
Xilinx Inc
Datasheet

Specifications of XC6VCX75T-2FF484C

Package
484FCBGA
Family Name
Virtex®-6 CXT
Device Logic Units
74496
Number Of Registers
93120
Typical Operating Supply Voltage
1 V
Maximum Number Of User I/os
240
Ram Bits
5750784

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC6VCX75T-2FF484C
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XC6VCX75T-2FF484C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC6VCX75T-2FF484C
Manufacturer:
XILINX
0
Table 66: Sample Window
Table 67: Pin-to-Pin Setup/Hold and Clock-to-Out
Revision History
The following table shows the revision history for this document:
DS153 (v1.6) February 11, 2011
Product Specification
Notes:
1.
2.
T
T
Data Input Setup and Hold Times Relative to a Forwarded Clock Input Pin Using BUFIO
T
Pin-to-Pin Clock-to-Out Using BUFIO
T
SAMP
SAMP_BUFIO
PSCS
ICKOFCS
07/08/09
02/05/10
This parameter indicates the total sampling error of Virtex-6 CXT FPGA DDR input registers, measured across voltage, temperature, and
process. The characterization methodology uses the MMCM to capture the DDR input registers’ edges of operation. These measurements
include:
- CLK0 MMCM jitter
- MMCM accuracy (phase offset)
- MMCM phase shift resolution
These measurements do not include package or clock tree skew.
This parameter indicates the total sampling error of Virtex-6 CXT FPGA DDR input registers, measured across voltage, temperature, and
process. The characterization methodology uses the BUFIO clock network and IODELAY to capture the DDR input registers’ edges of
operation. These measurements do not include package or clock tree skew.
Date
Symbol
/T
PHCS
Symbol
Version
Sampling Error at Receiver Pins
Sampling Error at Receiver Pins using BUFIO
1.0
1.1
Setup/Hold of I/O clock
Clock-to-Out of I/O clock
Initial Xilinx release.
Removed Figure 11: Placement Diagram for the FF1156 Package (5 of 5) from page 11 as there are
only 16 GTX transceivers in the FF1156 package. Corrected the placement diagrams in
through
Figure
Description
10.
Description
(1)
www.xilinx.com
(2)
Description of Revisions
Device
All
All
–0.33/1.31
610
400
5.19
-2
-2
Virtex-6 CXT Family Data Sheet
Speed Grade
Speed Grade
–0.33/1.31
610
400
-1
5.19
-1
Figure 2
Units
Units
ps
ps
ns
ns
50

Related parts for XC6VCX75T-2FF484C