S19233PRIB AMCC, S19233PRIB Datasheet - Page 4

no-image

S19233PRIB

Manufacturer Part Number
S19233PRIB
Description
Ethernet/Fibre Channel 49-Pin BGA
Manufacturer
AMCC
Datasheet

Specifications of S19233PRIB

Package
49BGA
Maximum Data Rate
11.32 Gbps
Transmission Media Type
Wire
Power Supply Type
Analog
Typical Supply Current
380 mA
Typical Operating Supply Voltage
1.8|3.3 V
Minimum Operating Supply Voltage
1.65|3.03 V
Maximum Operating Supply Voltage
1.95|3.56 V
Revision 5.00 – March 16, 2007
S19233 – 10 G Ethernet/Fibre Channel/SONET/SDH
Data Sheet
Dual CDR
LIST OF FIGURES
Figure 1. System Block Diagram ............................................................................................................................. 1
Figure 2. S19233 Dual CDR Block Diagram ............................................................................................................ 7
Figure 3. Two Wire Slave Address ........................................................................................................................ 13
Figure 4. SONET STS-192 Jitter Tolerance Mask ................................................................................................. 14
Figure 5. Input Jitter for Receiver Test ................................................................................................................... 16
Figure 6. Applied Sinusoidal Jitter - 10GbE ........................................................................................................... 16
Figure 7. Scrambler and Descrambler ................................................................................................................... 17
Figure 8. S19233 Pinout (Top View) ...................................................................................................................... 23
Figure 9. S19233 – 49 PBGA Package Mechanical Drawing ................................................................................ 24
Figure 10. S19233 – 49 PBGA Package Marking Drawing (Top View) ................................................................. 25
Figure 11. 155.52 MHz REFCLK Phase Noise ...................................................................................................... 30
Figure 12. S19233 with XFP System Performance Points ..................................................................................... 30
2
®
Figure 13. I
C BUS
Timing Diagram .................................................................................................................... 33
Figure 14. External Loop Filter Components ......................................................................................................... 34
Figure 15. Differential Voltage Measurement ........................................................................................................ 34
Figure 16. S19233 Differential CML Output to +5 V/+3.3 V LVPECL Input AC Coupled Termination ................... 35
Figure 17. +5 V Differential PECL Driver to S19233 Differential CML Input AC Coupled Termination .................. 35
Figure 18. +5 V/+3.3 V Differential PECL Driver to S19233 CML Reference Clock Input AC Coupled Termination ....35
Figure 19. + 1.2 V Differential CML Driver to S19233 Differential CML Input AC Coupled Termination ............... 36
4
AMCC Confidential and Proprietary

Related parts for S19233PRIB