LX128B-32F208C Lattice, LX128B-32F208C Datasheet - Page 38
LX128B-32F208C
Manufacturer Part Number
LX128B-32F208C
Description
Analog & Digital Crosspoint ICs 128 I/O Switch Matrix, 2.5V, SERDES, 3.2ns
Manufacturer
Lattice
Datasheet
1.LX256EV-5FN484C.pdf
(75 pages)
Specifications of LX128B-32F208C
Maximum Dual Supply Voltage
2.7 V
Minimum Dual Supply Voltage
2.3 V
Mounting Style
SMD/SMT
Number Of Arrays
1
Operating Supply Voltage
2.5 V
Supply Type
Triple
Configuration
128 x 128
Package / Case
FPBGA-208
Data Rate
21 Gbps
Input Level
Bus LVDS, LVCMOS, LVDS, LVPECL, LVTTL
Output Level
Bus LVDS, LVCMOS, LVDS, LVPECL, LVTTL
Maximum Operating Temperature
+ 90 C
Minimum Operating Temperature
0 C
Product
Digital Crosspoint
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
ispGDX2V/B/C, ispGDX2EV/EB/EC Internal Timing Parameters
Lattice Semiconductor
t
t
t
t
t
1. Internal parameters are not tested and are for reference only. Refer to the timing model in this data sheet for details.
2. t
OELSi
OELSi_PT
OESi
OESi_PT
OESRPWi
Parameter
given in the sysCLOCK PLL Timing section) in either direction in steps of size t
PLL_DELAY
is the unit of increment by which the clock signal can be incremented. The PLL can adjust the clock signal by up to t
Latch Setup Time (Global Gate)
Latch Setup Time (Product Term Gate)
Register Setup Time (Global Clock)
Register Setup Time (Product Term Clock)
Asynchronous Set/Reset Pulse Width
Description
Over Recommended Operating Conditions
35
Min.
1.40
1.00
1.00
1.00
—
-3
Max.
2.50
—
—
—
—
PLL_DELAY.
Min.
1.40
1.00
1.00
1.00
—
-32
Max.
2.50
—
—
—
—
ispGDX2 Family Data Sheet
Min.
1.40
1.00
1.40
1.00
—
-35
Max.
2.50
—
—
—
—
1
(Continued)
Min.
2.33
1.67
2.33
1.67
—
-5
Max.
4.17
—
—
—
—
RANGE
Timing v.2.2
Units
(as
ns
ns
ns
ns
ns