COM20019I3V-HT SMSC, COM20019I3V-HT Datasheet - Page 32

no-image

COM20019I3V-HT

Manufacturer Part Number
COM20019I3V-HT
Description
Network Controller & Processor ICs ARCNET Contrllr
Manufacturer
SMSC
Datasheet

Specifications of COM20019I3V-HT

Product
Controller Area Network (CAN)
Number Of Transceivers
1
Data Rate
312.5 Kbps
Supply Voltage (max)
5.5 V
Supply Voltage (min)
3 V
Supply Current (max)
25 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Package / Case
TQFP-48
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
COM20019I3V-HT
Manufacturer:
Microchip Technology
Quantity:
10 000
Rev. 11-07-08
0000 c101
000r p110
0000 1000
7
6
5-3
2-0
7-0
BIT
BIT
DATA
Read Data
Auto Increment
(Reserved)
Address 10-8
Address 7-0
BIT NAME
BIT NAME
Define
Configuration
Clear Flags
Clear
Receive
Interrupt
COMMAND
RDDATA
AUTOINC
A10-A8
A7-A0
Table 6.6 - Address Pointer High Register
Table 6.7 - Address Pointer Low Register
SYMBOL
SYMBOL
This command defines the maximum length of packets that may
be handled by the device. If "c" is a logic "1", the device
handles both long and short packets. If "c" is a logic "0", the
device handles only short packets.
This command resets certain status bits of the COM20019I 3V.
A logic "1" on "p" resets the POR status bit and the EXCNAK
Diagnostic status bit. A logic "1" on "r" resets the RECON
status bit.
This command is used only in the Command Chaining
operation. Please refer to the Command Chaining section for
definition of this command.
DATASHEET
This bit tells the COM20019I 3V whether the following
access will be a read or write. A logic "1" prepares the
device for a read, a logic "0" prepares it for a write.
This bit controls whether the address pointer will
increment automatically. A logic "1" on this bit allows
automatic increment of the pointer after each access,
while a logic "0" disables this function. Please refer to the
Sequential Access Memory section for further detail.
These bits are undefined. They must be 0.
These bits hold the upper three address bits which
provide addresses to RAM.
These bits hold the lower 8 address bits which provide the
addresses to RAM.
Page 32
Cost Competitive ARCNET (ANSI 878.1) Controller with 2K x 8 On-Chip RAM
DESCRIPTION
DESCRIPTION
DESCRIPTION
SMSC COM20019I 3.3V Rev.C

Related parts for COM20019I3V-HT