ADAU1961WBCPZ Analog Devices Inc, ADAU1961WBCPZ Datasheet - Page 57

IC STEREO AUD CODEC LP 32LFCSP

ADAU1961WBCPZ

Manufacturer Part Number
ADAU1961WBCPZ
Description
IC STEREO AUD CODEC LP 32LFCSP
Manufacturer
Analog Devices Inc
Type
Audio Codecr
Datasheet

Specifications of ADAU1961WBCPZ

Data Interface
Serial
Resolution (bits)
24 b
Number Of Adcs / Dacs
2 / 2
Sigma Delta
No
S/n Ratio, Adcs / Dacs (db) Typ
99 / 101
Dynamic Range, Adcs / Dacs (db) Typ
99 / 101
Voltage - Supply, Analog
2.97 V ~ 3.63 V
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
32-VFQFN, CSP Exposed Pad
Audio Codec Type
Stereo
No. Of Adcs
2
No. Of Dacs
2
No. Of Input Channels
2
No. Of Output Channels
2
Adc / Dac Resolution
24bit
Adcs / Dacs Signal To Noise Ratio
101dB
Sampling Rate
96kSPS
No. Of
RoHS Compliant
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADAU1961WBCPZ
Manufacturer:
AD
Quantity:
2 469
Part Number:
ADAU1961WBCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
R19: ADC Control, 16,409 (0x4019)
Bit 7
Reserved
Table 44. ADC Control Register
Bits
6
5
4
3
2
[1:0]
R20: Left Input Digital Volume, 16,410 (0x401A)
Bit 7
Table 45. Left Input Digital Volume Register
Bits
[7:0]
Bit Name
ADCPOL
HPF
DMPOL
DMSW
INSEL
ADCEN[1:0]
Bit Name
LADVOL[7:0]
Bit 6
ADCPOL
Bit 6
Description
Invert input polarity.
0 = normal (default).
1 = inverted.
ADC high-pass filter select. At 48 kHz, f
0 = off (default).
1 = on.
Digital microphone data polarity swap.
0 = invert polarity.
1 = normal (default).
Digital microphone channel swap. Normal operation sends the left channel on the rising edge of the clock and
the right channel on the falling edge of the clock.
0 = normal (default).
1 = swap left and right channels.
Digital microphone input select. When asserted, the on-chip ADCs are off, BCLK is master at 128 × f
ADC_SDATA is expected to have left and right channels interleaved.
0 = digital microphone inputs off, ADCs enabled (default).
1 = digital microphone inputs enabled, ADCs off.
ADC enable.
Setting
00
01
10
11
Description
Controls the digital volume attenuation for left channel inputs from either the left ADC or the left digital micro-
phone input. Each bit corresponds to a 0.375 dB step with slewing between settings. See Table 71 for a complete
list of the volume settings.
Setting
00000000
00000001
00000010
11111110
11111111
Bit 5
HPF
Bit 5
Bit 4
DMPOL
Bit 4
ADCs Enabled
Both off (default)
Left on
Right on
Both on
Volume Attenuation
0 dB (default)
−0.375 dB
−0.75 dB
−95.25 dB
−95.625 dB
Rev. 0 | Page 57 of 76
LADVOL[7:0]
3dB
= 2 Hz.
Bit 3
DMSW
Bit 3
Bit 2
Bit 2
INSEL
Bit 1
Bit 1
ADCEN[1:0]
ADAU1961
Bit 0
Bit 0
S
, and

Related parts for ADAU1961WBCPZ