KSZ8841-32MVL Micrel Inc, KSZ8841-32MVL Datasheet - Page 64

Single Ethernet Port + Generic (32-bit) Bus Interface( )

KSZ8841-32MVL

Manufacturer Part Number
KSZ8841-32MVL
Description
Single Ethernet Port + Generic (32-bit) Bus Interface( )
Manufacturer
Micrel Inc
Datasheets

Specifications of KSZ8841-32MVL

Controller Type
Ethernet Controller, MAC
Interface
Bus
Voltage - Supply
3.1 V ~ 3.5 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
128-LQFP
Operating Supply Voltage (typ)
3.3V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
128
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
576-1632 - BOARD EVALUATION KSZ8841-16MVL
Current - Supply
-
Lead Free Status / RoHS Status
Compliant, Lead free / RoHS Compliant
Other names
576-2116
KSZ8841-32MVL

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
KSZ8841-32MVL
Manufacturer:
Micrel Inc
Quantity:
10 000
Part Number:
KSZ8841-32MVLI
Manufacturer:
Micrel Inc
Quantity:
10 000
Bank 16 Receive Control Register (0x04): RXCR
This register holds control information programmed by the CPU to control the receive function.
Bank 16 TXQ Memory Information Register (0x08): TXMIR
This register indicates the amount of free memory available in the TXQ of the QMU module.
October 2007
Micrel, Inc.
Bit
15-11
10
9
8
7
6
5
4
3
2
1
0
Bit
15-13
12-0
-
0x0
0x0
-
0x0
0x0
0x0
0x0
0x0
0x0
-
0x0
-
-
Default Value
Default Value
R/W
RO
RW
RW
RO
RW
RW
RW
RW
RW
RW
RO
RW
R/W
RO
RO
Description
Reserved.
RXFCE Receive Flow Control Enable
When this bit is set and the KSZ8841M is in full-duplex mode, flow control is enabled, and the
KSZ8841M will acknowledge a PAUSE frame from the receive interface; i.e., the outgoing
packets are pending in the transmit buffer until the PAUSE frame control timer expires. This
field has no meaning in half-duplex mode and should be programmed to 0.
When this bit is cleared, flow control is not enabled.
RXEFE Receive Error Frame Enable
When this bit is set, CRC error frames are allowed to be received into the RX queue.
When this bit is cleared, all CRC error frames are discarded.
Reserved.
RXBE Receive Broadcast Enable
When this bit is set, the RX module receives all the broadcast frames.
RXME Receive Multicast Enable
When this bit is set, the RX module receives all the multicast frames (including broadcast
frames).
RXUE Receive Unicast
When this bit is set, the RX module receives unicast frames that match the 48-bit Station MAC
address of the module.
RXRA Receive All
When this bit is set, the KSZ8841M receives all incoming frames, regardless of the frame’s
destination address.
RXSCE Receive Strip CRC
When this bit is set, the KSZ8841M strips the CRC on the received frames. Once cleared, the
CRC is stored in memory following the packet.
QMU Receive Multicast Hash-Table Enable
When this bit is set, this bit enables the RX function to receive multicast frames that pass the
CRC Hash filtering mechanism.
Reserved.
RXE Receive Enable
When this bit is set, the RX block is enabled and placed in a running state.
When this bit is cleared, the receive process is placed in the stopped state upon completing
reception of the current frame.
Description
Reserved.
TXMA Transmit Memory Available
The amount of memory available is represented in units of byte. The TXQ memory is used for
both frame payload, control word.
Note: Software must be written to ensure that there is enough memory for the next transmit
frame including control information before transmit data is written to the TXQ.
64
KSZ8841-16/32 MQL/MVL/MBL
M9999-102207-1.6

Related parts for KSZ8841-32MVL