EP20K200EFC484-1N Altera, EP20K200EFC484-1N Datasheet - Page 113
EP20K200EFC484-1N
Manufacturer Part Number
EP20K200EFC484-1N
Description
APEX 20KE
Manufacturer
Altera
Datasheet
1.EP20K200EFC484-1N.pdf
(117 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP20K200EFC484-1N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
- Current page: 113 of 117
- Download datasheet (719Kb)
Altera Corporation
Power
Consumption
Configuration &
Operation
LVCMOS
LVTTL
2.5 V
1.8 V
PCI
GTL+
SSTL-3 Class I
SSTL-3 Class II
SSTL-2 Class I
SSTL-2 Class II
LVDS
CTT
AGP
Table 110. Selectable I/O Standard Output Delays
Symbol
Min
-1 Speed Grade
To estimate device power consumption, use the interactive power
calculator on the Altera web site at http://www.altera.com.
The APEX 20K architecture supports several configuration schemes. This
section summarizes the device operating modes and available device
configuration schemes.
Operating Modes
The APEX architecture uses SRAM configuration elements that require
configuration data to be loaded each time the circuit powers up. The
process of physically loading the SRAM data into the device is called
configuration. During initialization, which occurs immediately after
configuration, the device resets registers, enables I/O pins, and begins to
operate as a logic device. The I/O pins are tri-stated during power-up,
and before and during configuration. Together, the configuration and
initialization processes are called command mode; normal device operation
is called user mode.
Before and during device configuration, all I/O pins are pulled to V
by a built-in weak pull-up resistor.
–0.03
–0.48
Max
0.00
0.00
0.00
2.49
0.75
1.39
1.11
1.35
1.00
0.00
0.00
APEX 20K Programmable Logic Device Family Data Sheet
Min
-2 Speed Grade
–0.48
Max
0.00
0.00
0.09
2.98
0.17
0.75
1.51
1.23
1.48
1.12
0.00
0.00
Min
-3 Speed Grade
–0.48
Max
0.00
0.00
0.10
3.03
0.16
0.76
1.50
1.23
1.47
1.12
0.00
0.00
Unit
Min
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
CCIO
113
Related parts for EP20K200EFC484-1N
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
CYCLONE II STARTER KIT EP2C20N
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 35 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 15 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 30 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 7ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Classic EPLD
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 25 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet: