CY7C1470BV33-200AXC Cypress Semiconductor Corp, CY7C1470BV33-200AXC Datasheet - Page 14

CY7C1470BV33-200AXC

CY7C1470BV33-200AXC

Manufacturer Part Number
CY7C1470BV33-200AXC
Description
CY7C1470BV33-200AXC
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C1470BV33-200AXC

Format - Memory
RAM
Memory Type
SRAM - Synchronous
Memory Size
72M (2M x 36)
Speed
200MHz
Interface
Parallel
Voltage - Supply
3.135 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C1470BV33-200AXC
Manufacturer:
TI
Quantity:
12 000
Part Number:
CY7C1470BV33-200AXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
possible to capture all other signals and simply ignore the value
of the CLK captured in the boundary scan register.
After the data is captured, it is possible to shift out the data by
putting the TAP into the Shift-DR state. This places the boundary
scan register between the TDI and TDO balls.
Note that since the PRELOAD part of the command is not
implemented, putting the TAP to the Update-DR state while
performing a SAMPLE/PRELOAD instruction has the same
effect as the Pause-DR command.
TAP Timing
Document Number: 001-15032 Rev. *H
Test M ode Select
Test Data-Out
Test Data-In
Test Clock
(TDO)
(TM S)
(TCK )
(TDI)
1
t TM SS
t TDIS
2
t TM SH
t TDIH
t TH
DON’T CA RE
t
TL
3
BYPASS
When the BYPASS instruction is loaded in the instruction register
and the TAP is placed in a Shift-DR state, the bypass register is
placed between the TDI and TDO balls. The advantage of the
BYPASS instruction is that it shortens the boundary scan path
when multiple devices are connected together on a board.
Reserved
These instructions are not implemented but are reserved for
future use. Do not use these instructions.
t CY C
CY7C1472BV25, CY7C1474BV25
UNDEFINED
4
t TDOX
t TDOV
5
6
CY7C1470BV25
Page 14 of 28
[+] Feedback

Related parts for CY7C1470BV33-200AXC